mirror of
https://github.com/Dr-Noob/cpufetch.git
synced 2026-03-25 07:50:40 +01:00
Compare commits
25 Commits
| Author | SHA1 | Date | |
|---|---|---|---|
|
|
7e9d308bea | ||
|
|
9018a3b98e | ||
|
|
4f081ef1a2 | ||
|
|
1b746bc67d | ||
|
|
dfa2b773d1 | ||
|
|
59efbf4e08 | ||
|
|
29768e841d | ||
|
|
cc16bc56ef | ||
|
|
1504c5d0ef | ||
|
|
08919916dc | ||
|
|
4a8a7567f0 | ||
|
|
c01f60fa6c | ||
|
|
b610dc8c7d | ||
|
|
0967e3597b | ||
|
|
14df701707 | ||
|
|
cbcce9c2ed | ||
|
|
b072e5c331 | ||
|
|
4b42d2c89d | ||
|
|
d221f578b7 | ||
|
|
7b4b94bb93 | ||
|
|
5e00d554aa | ||
|
|
5ffac60622 | ||
|
|
6566ac3ccf | ||
|
|
0a048717bf | ||
|
|
ce6e6f9cd8 |
4
Makefile
4
Makefile
@@ -32,8 +32,8 @@ ifneq ($(OS),Windows_NT)
|
|||||||
CFLAGS += -DARCH_PPC -std=gnu99 -fstack-protector-all -Wno-language-extension-token
|
CFLAGS += -DARCH_PPC -std=gnu99 -fstack-protector-all -Wno-language-extension-token
|
||||||
else ifeq ($(arch), $(filter $(arch), arm aarch64_be aarch64 arm64 armv8b armv8l armv7l armv6l))
|
else ifeq ($(arch), $(filter $(arch), arm aarch64_be aarch64 arm64 armv8b armv8l armv7l armv6l))
|
||||||
SRC_DIR=src/arm/
|
SRC_DIR=src/arm/
|
||||||
SOURCE += $(COMMON_SRC) $(SRC_DIR)midr.c $(SRC_DIR)uarch.c $(SRC_COMMON)soc.c $(SRC_DIR)soc.c $(SRC_DIR)udev.c
|
SOURCE += $(COMMON_SRC) $(SRC_DIR)midr.c $(SRC_DIR)uarch.c $(SRC_COMMON)soc.c $(SRC_DIR)soc.c $(SRC_COMMON)pci.c $(SRC_DIR)udev.c
|
||||||
HEADERS += $(COMMON_HDR) $(SRC_DIR)midr.h $(SRC_DIR)uarch.h $(SRC_COMMON)soc.h $(SRC_DIR)soc.h $(SRC_DIR)udev.c $(SRC_DIR)socs.h
|
HEADERS += $(COMMON_HDR) $(SRC_DIR)midr.h $(SRC_DIR)uarch.h $(SRC_COMMON)soc.h $(SRC_DIR)soc.h $(SRC_COMMON)pci.h $(SRC_DIR)udev.c $(SRC_DIR)socs.h
|
||||||
CFLAGS += -DARCH_ARM -Wno-unused-parameter -std=c99 -fstack-protector-all
|
CFLAGS += -DARCH_ARM -Wno-unused-parameter -std=c99 -fstack-protector-all
|
||||||
|
|
||||||
os := $(shell uname -s)
|
os := $(shell uname -s)
|
||||||
|
|||||||
@@ -174,6 +174,7 @@ Thanks to the fellow contributors and interested people in the project. Special
|
|||||||
- [bbonev](https://github.com/bbonev) and [stephan-cr](https://github.com/stephan-cr): Reviewed the source code.
|
- [bbonev](https://github.com/bbonev) and [stephan-cr](https://github.com/stephan-cr): Reviewed the source code.
|
||||||
- [mdoksa76](https://github.com/mdoksa76) and [exkc](https://github.com/exkc): Excellent ideas and feedback for supporting Allwinner SoCs.
|
- [mdoksa76](https://github.com/mdoksa76) and [exkc](https://github.com/exkc): Excellent ideas and feedback for supporting Allwinner SoCs.
|
||||||
- [Sakura286](https://github.com/Sakura286), [exkc](https://github.com/exkc) and [Patola](https://github.com/Patola): Helped with RISC-V port with ssh access, ideas, testing, etc.
|
- [Sakura286](https://github.com/Sakura286), [exkc](https://github.com/exkc) and [Patola](https://github.com/Patola): Helped with RISC-V port with ssh access, ideas, testing, etc.
|
||||||
|
- [ThomasKaiser](https://github.com/ThomasKaiser): Very valuable feedback on improving ARM SoC detection (Apple, Allwinner, Rockchip).
|
||||||
|
|
||||||
## 8. cpufetch for GPUs (gpufetch)
|
## 8. cpufetch for GPUs (gpufetch)
|
||||||
See [gpufetch](https://github.com/Dr-Noob/gpufetch) project!
|
See [gpufetch](https://github.com/Dr-Noob/gpufetch) project!
|
||||||
|
|||||||
143
src/arm/midr.c
143
src/arm/midr.c
@@ -237,7 +237,7 @@ struct cpuInfo* get_cpu_info_linux(struct cpuInfo* cpu) {
|
|||||||
cpu->num_cpus = sockets;
|
cpu->num_cpus = sockets;
|
||||||
cpu->hv = emalloc(sizeof(struct hypervisor));
|
cpu->hv = emalloc(sizeof(struct hypervisor));
|
||||||
cpu->hv->present = false;
|
cpu->hv->present = false;
|
||||||
cpu->soc = get_soc();
|
cpu->soc = get_soc(cpu);
|
||||||
cpu->peak_performance = get_peak_performance(cpu);
|
cpu->peak_performance = get_peak_performance(cpu);
|
||||||
|
|
||||||
return cpu;
|
return cpu;
|
||||||
@@ -289,7 +289,7 @@ void fill_cpu_info_avalanche_blizzard(struct cpuInfo* cpu, uint32_t pcores, uint
|
|||||||
bli->feat = get_features_info();
|
bli->feat = get_features_info();
|
||||||
bli->topo = malloc(sizeof(struct topology));
|
bli->topo = malloc(sizeof(struct topology));
|
||||||
bli->topo->cach = bli->cach;
|
bli->topo->cach = bli->cach;
|
||||||
bli->topo->total_cores = pcores;
|
bli->topo->total_cores = ecores;
|
||||||
bli->freq = malloc(sizeof(struct frequency));
|
bli->freq = malloc(sizeof(struct frequency));
|
||||||
bli->freq->base = UNKNOWN_DATA;
|
bli->freq->base = UNKNOWN_DATA;
|
||||||
bli->freq->max = 2800;
|
bli->freq->max = 2800;
|
||||||
@@ -305,7 +305,7 @@ void fill_cpu_info_avalanche_blizzard(struct cpuInfo* cpu, uint32_t pcores, uint
|
|||||||
ava->feat = get_features_info();
|
ava->feat = get_features_info();
|
||||||
ava->topo = malloc(sizeof(struct topology));
|
ava->topo = malloc(sizeof(struct topology));
|
||||||
ava->topo->cach = ava->cach;
|
ava->topo->cach = ava->cach;
|
||||||
ava->topo->total_cores = ecores;
|
ava->topo->total_cores = pcores;
|
||||||
ava->freq = malloc(sizeof(struct frequency));
|
ava->freq = malloc(sizeof(struct frequency));
|
||||||
ava->freq->base = UNKNOWN_DATA;
|
ava->freq->base = UNKNOWN_DATA;
|
||||||
ava->freq->max = 3500;
|
ava->freq->max = 3500;
|
||||||
@@ -314,75 +314,83 @@ void fill_cpu_info_avalanche_blizzard(struct cpuInfo* cpu, uint32_t pcores, uint
|
|||||||
ava->next_cpu = NULL;
|
ava->next_cpu = NULL;
|
||||||
}
|
}
|
||||||
|
|
||||||
struct cpuInfo* get_cpu_info_mach(struct cpuInfo* cpu) {
|
void fill_cpu_info_everest_sawtooth(struct cpuInfo* cpu, uint32_t pcores, uint32_t ecores) {
|
||||||
uint32_t cpu_family = get_sys_info_by_name("hw.cpufamily");
|
// 1. Fill SAWTOOTH
|
||||||
|
struct cpuInfo* saw = cpu;
|
||||||
|
|
||||||
|
saw->midr = MIDR_APPLE_M3_SAWTOOTH;
|
||||||
|
saw->arch = get_uarch_from_midr(saw->midr, saw);
|
||||||
|
saw->cach = get_cache_info(saw);
|
||||||
|
saw->feat = get_features_info();
|
||||||
|
saw->topo = malloc(sizeof(struct topology));
|
||||||
|
saw->topo->cach = saw->cach;
|
||||||
|
saw->topo->total_cores = ecores;
|
||||||
|
saw->freq = malloc(sizeof(struct frequency));
|
||||||
|
saw->freq->base = UNKNOWN_DATA;
|
||||||
|
saw->freq->max = 2750;
|
||||||
|
saw->hv = malloc(sizeof(struct hypervisor));
|
||||||
|
saw->hv->present = false;
|
||||||
|
saw->next_cpu = malloc(sizeof(struct cpuInfo));
|
||||||
|
|
||||||
|
// 2. Fill EVEREST
|
||||||
|
struct cpuInfo* eve = saw->next_cpu;
|
||||||
|
eve->midr = MIDR_APPLE_M3_EVEREST;
|
||||||
|
eve->arch = get_uarch_from_midr(eve->midr, eve);
|
||||||
|
eve->cach = get_cache_info(eve);
|
||||||
|
eve->feat = get_features_info();
|
||||||
|
eve->topo = malloc(sizeof(struct topology));
|
||||||
|
eve->topo->cach = eve->cach;
|
||||||
|
eve->topo->total_cores = pcores;
|
||||||
|
eve->freq = malloc(sizeof(struct frequency));
|
||||||
|
eve->freq->base = UNKNOWN_DATA;
|
||||||
|
eve->freq->max = 4050;
|
||||||
|
eve->hv = malloc(sizeof(struct hypervisor));
|
||||||
|
eve->hv->present = false;
|
||||||
|
eve->next_cpu = NULL;
|
||||||
|
}
|
||||||
|
|
||||||
|
struct cpuInfo* get_cpu_info_mach(struct cpuInfo* cpu) {
|
||||||
|
// https://developer.apple.com/documentation/kernel/1387446-sysctlbyname/determining_system_capabilities
|
||||||
|
uint32_t nperflevels = get_sys_info_by_name("hw.nperflevels");
|
||||||
|
|
||||||
|
if((cpu->num_cpus = nperflevels) != 2) {
|
||||||
|
printBug("Expected to find SoC with 2 perf levels, found: %d", cpu->num_cpus);
|
||||||
|
return NULL;
|
||||||
|
}
|
||||||
|
|
||||||
|
uint32_t pcores = get_sys_info_by_name("hw.perflevel0.physicalcpu");
|
||||||
|
uint32_t ecores = get_sys_info_by_name("hw.perflevel1.physicalcpu");
|
||||||
|
if(ecores <= 0) {
|
||||||
|
printBug("Expected to find a numer of ecores > 0, found: %d", ecores);
|
||||||
|
return NULL;
|
||||||
|
}
|
||||||
|
if(pcores <= 0) {
|
||||||
|
printBug("Expected to find a numer of pcores > 0, found: %d", pcores);
|
||||||
|
return NULL;
|
||||||
|
}
|
||||||
|
|
||||||
|
uint32_t cpu_family = get_sys_info_by_name("hw.cpufamily");
|
||||||
// Manually fill the cpuInfo assuming that
|
// Manually fill the cpuInfo assuming that
|
||||||
// the CPU is an Apple M1/M2
|
// the CPU is an Apple SoC
|
||||||
if(cpu_family == CPUFAMILY_ARM_FIRESTORM_ICESTORM) {
|
if(cpu_family == CPUFAMILY_ARM_FIRESTORM_ICESTORM) {
|
||||||
cpu->num_cpus = 2;
|
fill_cpu_info_firestorm_icestorm(cpu, pcores, ecores);
|
||||||
// Now detect the M1 version
|
cpu->soc = get_soc(cpu);
|
||||||
uint32_t cpu_subfamily = get_sys_info_by_name("hw.cpusubfamily");
|
|
||||||
if(cpu_subfamily == CPUSUBFAMILY_ARM_HG) {
|
|
||||||
// Apple M1
|
|
||||||
fill_cpu_info_firestorm_icestorm(cpu, 4, 4);
|
|
||||||
}
|
|
||||||
else if(cpu_subfamily == CPUSUBFAMILY_ARM_HS || cpu_subfamily == CPUSUBFAMILY_ARM_HC_HD) {
|
|
||||||
// Apple M1 Pro/Max/Ultra. Detect number of cores
|
|
||||||
uint32_t physicalcpu = get_sys_info_by_name("hw.physicalcpu");
|
|
||||||
if(physicalcpu == 20) {
|
|
||||||
// M1 Ultra
|
|
||||||
fill_cpu_info_firestorm_icestorm(cpu, 16, 4);
|
|
||||||
}
|
|
||||||
else if(physicalcpu == 8 || physicalcpu == 10) {
|
|
||||||
// M1 Pro/Max
|
|
||||||
fill_cpu_info_firestorm_icestorm(cpu, physicalcpu-2, 2);
|
|
||||||
}
|
|
||||||
else {
|
|
||||||
printBug("Found invalid physical cpu number: %d", physicalcpu);
|
|
||||||
return NULL;
|
|
||||||
}
|
|
||||||
}
|
|
||||||
else {
|
|
||||||
printBug("Found invalid cpu_subfamily: 0x%.8X", cpu_subfamily);
|
|
||||||
return NULL;
|
|
||||||
}
|
|
||||||
cpu->soc = get_soc();
|
|
||||||
cpu->peak_performance = get_peak_performance(cpu);
|
cpu->peak_performance = get_peak_performance(cpu);
|
||||||
}
|
}
|
||||||
else if(cpu_family == CPUFAMILY_ARM_AVALANCHE_BLIZZARD) {
|
else if(cpu_family == CPUFAMILY_ARM_AVALANCHE_BLIZZARD) {
|
||||||
cpu->num_cpus = 2;
|
fill_cpu_info_avalanche_blizzard(cpu, pcores, ecores);
|
||||||
// Now detect the M2 version
|
cpu->soc = get_soc(cpu);
|
||||||
uint32_t cpu_subfamily = get_sys_info_by_name("hw.cpusubfamily");
|
cpu->peak_performance = get_peak_performance(cpu);
|
||||||
if(cpu_subfamily == CPUSUBFAMILY_ARM_HG) {
|
}
|
||||||
// Apple M2
|
else if(cpu_family == CPUFAMILY_ARM_EVEREST_SAWTOOTH ||
|
||||||
fill_cpu_info_avalanche_blizzard(cpu, 4, 4);
|
cpu_family == CPUFAMILY_ARM_EVEREST_SAWTOOTH_PRO ||
|
||||||
}
|
cpu_family == CPUFAMILY_ARM_EVEREST_SAWTOOTH_MAX) {
|
||||||
else if(cpu_subfamily == CPUSUBFAMILY_ARM_HS) {
|
fill_cpu_info_everest_sawtooth(cpu, pcores, ecores);
|
||||||
// Apple M2 Pro/Max/Ultra. Detect number of cores
|
cpu->soc = get_soc(cpu);
|
||||||
uint32_t physicalcpu = get_sys_info_by_name("hw.physicalcpu");
|
|
||||||
if(physicalcpu == 24) {
|
|
||||||
// M2 Ultra
|
|
||||||
fill_cpu_info_avalanche_blizzard(cpu, 16, 8);
|
|
||||||
}
|
|
||||||
else if(physicalcpu == 10 || physicalcpu == 12) {
|
|
||||||
// M2 Pro/Max
|
|
||||||
fill_cpu_info_avalanche_blizzard(cpu, physicalcpu-4, 4);
|
|
||||||
}
|
|
||||||
else {
|
|
||||||
printBug("Found invalid physical cpu number: %d", physicalcpu);
|
|
||||||
return NULL;
|
|
||||||
}
|
|
||||||
}
|
|
||||||
else {
|
|
||||||
printBug("Found invalid cpu_subfamily: 0x%.8X", cpu_subfamily);
|
|
||||||
return NULL;
|
|
||||||
}
|
|
||||||
cpu->soc = get_soc();
|
|
||||||
cpu->peak_performance = get_peak_performance(cpu);
|
cpu->peak_performance = get_peak_performance(cpu);
|
||||||
}
|
}
|
||||||
else {
|
else {
|
||||||
printBug("Found invalid cpu_family: 0x%.8X", cpu_family);
|
printBugCheckRelease("Found invalid cpu_family: 0x%.8X", cpu_family);
|
||||||
return NULL;
|
return NULL;
|
||||||
}
|
}
|
||||||
|
|
||||||
@@ -467,6 +475,15 @@ void print_debug(struct cpuInfo* cpu) {
|
|||||||
printf("%ld MHz\n", freq);
|
printf("%ld MHz\n", freq);
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
#if defined(__APPLE__) || defined(__MACH__)
|
||||||
|
printf("hw.cpufamily: 0x%.8X\n", get_sys_info_by_name("hw.cpufamily"));
|
||||||
|
printf("hw.cpusubfamily: 0x%.8X\n", get_sys_info_by_name("hw.cpusubfamily"));
|
||||||
|
printf("hw.nperflevels: %d\n", get_sys_info_by_name("hw.nperflevels"));
|
||||||
|
printf("hw.physicalcpu: %d\n", get_sys_info_by_name("hw.physicalcpu"));
|
||||||
|
printf("hw.perflevel0.physicalcpu: %d\n", get_sys_info_by_name("hw.perflevel0.physicalcpu"));
|
||||||
|
printf("hw.perflevel1.physicalcpu: %d\n", get_sys_info_by_name("hw.perflevel1.physicalcpu"));
|
||||||
|
#endif
|
||||||
}
|
}
|
||||||
|
|
||||||
void free_topo_struct(struct topology* topo) {
|
void free_topo_struct(struct topology* topo) {
|
||||||
|
|||||||
144
src/arm/soc.c
144
src/arm/soc.c
@@ -6,7 +6,9 @@
|
|||||||
#include "soc.h"
|
#include "soc.h"
|
||||||
#include "socs.h"
|
#include "socs.h"
|
||||||
#include "udev.h"
|
#include "udev.h"
|
||||||
|
#include "uarch.h"
|
||||||
#include "../common/global.h"
|
#include "../common/global.h"
|
||||||
|
#include "../common/pci.h"
|
||||||
|
|
||||||
#if defined(__APPLE__) || defined(__MACH__)
|
#if defined(__APPLE__) || defined(__MACH__)
|
||||||
#include "sysctl.h"
|
#include "sysctl.h"
|
||||||
@@ -50,6 +52,8 @@ uint32_t get_sid_from_nvmem(char* buf) {
|
|||||||
// SIDs list:
|
// SIDs list:
|
||||||
// - https://linux-sunxi.org/SID_Register_Guide#Currently_known_SID.27s
|
// - https://linux-sunxi.org/SID_Register_Guide#Currently_known_SID.27s
|
||||||
// - https://github.com/Dr-Noob/cpufetch/issues/173
|
// - https://github.com/Dr-Noob/cpufetch/issues/173
|
||||||
|
// - https://github.com/ThomasKaiser/sbc-bench/blob/master/sbc-bench.sh
|
||||||
|
// - https://linux-sunxi.org/*CHIP_NAME*
|
||||||
bool get_sunxisoc_from_sid(struct system_on_chip* soc, char* raw_name, uint32_t sid) {
|
bool get_sunxisoc_from_sid(struct system_on_chip* soc, char* raw_name, uint32_t sid) {
|
||||||
typedef struct {
|
typedef struct {
|
||||||
uint32_t sid;
|
uint32_t sid;
|
||||||
@@ -58,23 +62,41 @@ bool get_sunxisoc_from_sid(struct system_on_chip* soc, char* raw_name, uint32_t
|
|||||||
|
|
||||||
sidToSoC socFromSid[] = {
|
sidToSoC socFromSid[] = {
|
||||||
// --- sun8i Family ---
|
// --- sun8i Family ---
|
||||||
|
// A33
|
||||||
|
{0x0461872a, {SOC_ALLWINNER_A33, SOC_VENDOR_ALLWINNER, 40, "A33", raw_name} },
|
||||||
|
// A83T
|
||||||
|
{0x32c00401, {SOC_ALLWINNER_A83T, SOC_VENDOR_ALLWINNER, 28, "A83T", raw_name} },
|
||||||
|
{0x32c00403, {SOC_ALLWINNER_A83T, SOC_VENDOR_ALLWINNER, 28, "A83T", raw_name} },
|
||||||
|
// S3
|
||||||
|
{0x12c00001, {SOC_ALLWINNER_S3, SOC_VENDOR_ALLWINNER, 40, "S3", raw_name} },
|
||||||
// H2+
|
// H2+
|
||||||
{0x02c00042, {SOC_ALLWINNER_H2PLUS, SOC_VENDOR_ALLWINNER, 40, "H2+", raw_name} },
|
{0x02c00042, {SOC_ALLWINNER_H2PLUS, SOC_VENDOR_ALLWINNER, 40, "H2+", raw_name} },
|
||||||
{0x02c00142, {SOC_ALLWINNER_H2PLUS, SOC_VENDOR_ALLWINNER, 40, "H2+", raw_name} },
|
{0x02c00142, {SOC_ALLWINNER_H2PLUS, SOC_VENDOR_ALLWINNER, 40, "H2+", raw_name} },
|
||||||
|
{0x02c00242, {SOC_ALLWINNER_H2PLUS, SOC_VENDOR_ALLWINNER, 40, "H2+", raw_name} },
|
||||||
// H3
|
// H3
|
||||||
{0x02c00181, {SOC_ALLWINNER_H3, SOC_VENDOR_ALLWINNER, 40, "H3", raw_name} },
|
{0x02c00181, {SOC_ALLWINNER_H3, SOC_VENDOR_ALLWINNER, 40, "H3", raw_name} },
|
||||||
{0x02c00081, {SOC_ALLWINNER_H3, SOC_VENDOR_ALLWINNER, 40, "H3", raw_name} },
|
{0x02c00081, {SOC_ALLWINNER_H3, SOC_VENDOR_ALLWINNER, 40, "H3", raw_name} },
|
||||||
// Others
|
// R40
|
||||||
{0x12c00017, {SOC_ALLWINNER_R40, SOC_VENDOR_ALLWINNER, 40, "R40", raw_name} },
|
{0x12c00017, {SOC_ALLWINNER_R40, SOC_VENDOR_ALLWINNER, 40, "R40", raw_name} },
|
||||||
|
// V3S
|
||||||
{0x12c00000, {SOC_ALLWINNER_V3S, SOC_VENDOR_ALLWINNER, 40, "V3s", raw_name} }, // 40nm is only my guess, no source
|
{0x12c00000, {SOC_ALLWINNER_V3S, SOC_VENDOR_ALLWINNER, 40, "V3s", raw_name} }, // 40nm is only my guess, no source
|
||||||
// --- sun50i Family ---
|
// --- sun50i Family ---
|
||||||
|
// H5
|
||||||
{0x82800001, {SOC_ALLWINNER_H5, SOC_VENDOR_ALLWINNER, 40, "H5", raw_name} },
|
{0x82800001, {SOC_ALLWINNER_H5, SOC_VENDOR_ALLWINNER, 40, "H5", raw_name} },
|
||||||
|
// H6
|
||||||
|
{0x82c00001, {SOC_ALLWINNER_H6, SOC_VENDOR_ALLWINNER, 28, "H6", raw_name} },
|
||||||
{0x82c00007, {SOC_ALLWINNER_H6, SOC_VENDOR_ALLWINNER, 28, "H6", raw_name} },
|
{0x82c00007, {SOC_ALLWINNER_H6, SOC_VENDOR_ALLWINNER, 28, "H6", raw_name} },
|
||||||
{0x92c000bb, {SOC_ALLWINNER_H64, SOC_VENDOR_ALLWINNER, 40, "H64", raw_name} }, // Same as A64
|
// H64
|
||||||
|
{0x92c000bb, {SOC_ALLWINNER_H64, SOC_VENDOR_ALLWINNER, 40, "H64", raw_name} }, // Same manufacturing process as A64
|
||||||
|
// H616
|
||||||
{0x32c05000, {SOC_ALLWINNER_H616, SOC_VENDOR_ALLWINNER, 28, "H616", raw_name} },
|
{0x32c05000, {SOC_ALLWINNER_H616, SOC_VENDOR_ALLWINNER, 28, "H616", raw_name} },
|
||||||
|
// H618
|
||||||
|
{0x33802000, {SOC_ALLWINNER_H618, SOC_VENDOR_ALLWINNER, 28, "H618", raw_name} },
|
||||||
|
// A64
|
||||||
{0x92c000ba, {SOC_ALLWINNER_A64, SOC_VENDOR_ALLWINNER, 40, "A64", raw_name} },
|
{0x92c000ba, {SOC_ALLWINNER_A64, SOC_VENDOR_ALLWINNER, 40, "A64", raw_name} },
|
||||||
|
{0x92c001ba, {SOC_ALLWINNER_A64, SOC_VENDOR_ALLWINNER, 40, "A64", raw_name} },
|
||||||
// Unknown
|
// Unknown
|
||||||
{0x00000000, {UNKNOWN, SOC_VENDOR_UNKNOWN, -1, "", raw_name} }
|
{0x00000000, {UNKNOWN, SOC_VENDOR_UNKNOWN, -1, "", raw_name} }
|
||||||
};
|
};
|
||||||
|
|
||||||
int index = 0;
|
int index = 0;
|
||||||
@@ -734,6 +756,7 @@ bool get_rk_soc_from_efuse(struct system_on_chip* soc, char* efuse) {
|
|||||||
rkToSoC socFromRK[] = {
|
rkToSoC socFromRK[] = {
|
||||||
// TODO: Add RK2XXX
|
// TODO: Add RK2XXX
|
||||||
// RK3XXX
|
// RK3XXX
|
||||||
|
// Reverse order
|
||||||
{0x2388, {SOC_ROCKCHIP_3288, SOC_VENDOR_ROCKCHIP, 28, "RK3288", NULL} },
|
{0x2388, {SOC_ROCKCHIP_3288, SOC_VENDOR_ROCKCHIP, 28, "RK3288", NULL} },
|
||||||
{0x2392, {SOC_ROCKCHIP_3229, SOC_VENDOR_ROCKCHIP, 28, "RK3229", NULL} }, // https://gadgetversus.com/processor/rockchip-rk3229-vs-rockchip-rk3128/
|
{0x2392, {SOC_ROCKCHIP_3229, SOC_VENDOR_ROCKCHIP, 28, "RK3229", NULL} }, // https://gadgetversus.com/processor/rockchip-rk3229-vs-rockchip-rk3128/
|
||||||
{0x3380, {SOC_ROCKCHIP_3308, SOC_VENDOR_ROCKCHIP, 28, "RK3308", NULL} }, // https://en.t-firefly.com/product/rocrk3308cc?theme=pc
|
{0x3380, {SOC_ROCKCHIP_3308, SOC_VENDOR_ROCKCHIP, 28, "RK3308", NULL} }, // https://en.t-firefly.com/product/rocrk3308cc?theme=pc
|
||||||
@@ -742,10 +765,12 @@ bool get_rk_soc_from_efuse(struct system_on_chip* soc, char* efuse) {
|
|||||||
{0x3382, {SOC_ROCKCHIP_3328, SOC_VENDOR_ROCKCHIP, 28, "RK3328", NULL} },
|
{0x3382, {SOC_ROCKCHIP_3328, SOC_VENDOR_ROCKCHIP, 28, "RK3328", NULL} },
|
||||||
{0x3386, {SOC_ROCKCHIP_3368, SOC_VENDOR_ROCKCHIP, 28, "RK3368", NULL} },
|
{0x3386, {SOC_ROCKCHIP_3368, SOC_VENDOR_ROCKCHIP, 28, "RK3368", NULL} },
|
||||||
{0x3399, {SOC_ROCKCHIP_3399, SOC_VENDOR_ROCKCHIP, 28, "RK3399", NULL} },
|
{0x3399, {SOC_ROCKCHIP_3399, SOC_VENDOR_ROCKCHIP, 28, "RK3399", NULL} },
|
||||||
{0x5366, {SOC_ROCKCHIP_3566, SOC_VENDOR_ROCKCHIP, 22, "RK3566", NULL} },
|
// Normal Order (https://github.com/Dr-Noob/cpufetch/issues/209)
|
||||||
{0x5386, {SOC_ROCKCHIP_3568, SOC_VENDOR_ROCKCHIP, 22, "RK3568", NULL} },
|
{0x3528, {SOC_ROCKCHIP_3528, SOC_VENDOR_ROCKCHIP, 28, "RK3528", NULL} },
|
||||||
{0x5388, {SOC_ROCKCHIP_3588, SOC_VENDOR_ROCKCHIP, 8, "RK3588", NULL} },
|
{0x3562, {SOC_ROCKCHIP_3562, SOC_VENDOR_ROCKCHIP, 22, "RK3562", NULL} },
|
||||||
{0x3588, {SOC_ROCKCHIP_3588S, SOC_VENDOR_ROCKCHIP, 8, "RK3588S", NULL} }, // https://github.com/Dr-Noob/cpufetch/issues/188
|
{0x3566, {SOC_ROCKCHIP_3566, SOC_VENDOR_ROCKCHIP, 22, "RK3566", NULL} },
|
||||||
|
{0x3568, {SOC_ROCKCHIP_3568, SOC_VENDOR_ROCKCHIP, 22, "RK3568", NULL} },
|
||||||
|
{0x3588, {SOC_ROCKCHIP_3588, SOC_VENDOR_ROCKCHIP, 8, "RK3588", NULL} }, // No known way to distingish between S version: https://github.com/Dr-Noob/cpufetch/issues/188,209
|
||||||
// Unknown
|
// Unknown
|
||||||
{0x0000, {UNKNOWN, SOC_VENDOR_UNKNOWN, -1, "", NULL} }
|
{0x0000, {UNKNOWN, SOC_VENDOR_UNKNOWN, -1, "", NULL} }
|
||||||
};
|
};
|
||||||
@@ -778,6 +803,75 @@ struct system_on_chip* guess_soc_from_nvmem(struct system_on_chip* soc) {
|
|||||||
return soc;
|
return soc;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
struct system_on_chip* guess_soc_from_uarch(struct system_on_chip* soc, struct cpuInfo* cpu) {
|
||||||
|
// Currently we only support CPUs with only one uarch (in other words, one socket)
|
||||||
|
struct uarch* arch = cpu->arch;
|
||||||
|
if (arch == NULL) {
|
||||||
|
printWarn("guess_soc_from_uarch: uarch is NULL");
|
||||||
|
return soc;
|
||||||
|
}
|
||||||
|
|
||||||
|
typedef struct {
|
||||||
|
MICROARCH u;
|
||||||
|
struct system_on_chip soc;
|
||||||
|
} uarchToSoC;
|
||||||
|
|
||||||
|
uarchToSoC socFromUarch[] = {
|
||||||
|
{UARCH_TAISHAN_V110, {SOC_KUNPENG_920, SOC_VENDOR_KUNPENG, 7, "920", NULL} },
|
||||||
|
{UARCH_TAISHAN_V200, {SOC_KUNPENG_930, SOC_VENDOR_KUNPENG, 7, "930", NULL} }, // manufacturing process is not well-known
|
||||||
|
{UARCH_UNKNOWN, {UNKNOWN, SOC_VENDOR_UNKNOWN, -1, "", NULL} }
|
||||||
|
};
|
||||||
|
|
||||||
|
int index = 0;
|
||||||
|
while(socFromUarch[index].u != UARCH_UNKNOWN) {
|
||||||
|
if(socFromUarch[index].u == get_uarch(arch)) {
|
||||||
|
fill_soc(soc, socFromUarch[index].soc.soc_name, socFromUarch[index].soc.soc_model, socFromUarch[index].soc.process);
|
||||||
|
return soc;
|
||||||
|
}
|
||||||
|
index++;
|
||||||
|
}
|
||||||
|
|
||||||
|
printWarn("guess_soc_from_uarch: No uarch matched the list");
|
||||||
|
return soc;
|
||||||
|
}
|
||||||
|
|
||||||
|
struct system_on_chip* guess_soc_from_pci(struct system_on_chip* soc, struct cpuInfo* cpu) {
|
||||||
|
struct pci_devices * pci = get_pci_devices();
|
||||||
|
if (pci == NULL) {
|
||||||
|
printWarn("guess_soc_from_pci: Unable to find suitable PCI devices");
|
||||||
|
return soc;
|
||||||
|
}
|
||||||
|
|
||||||
|
typedef struct {
|
||||||
|
uint16_t vendor_id;
|
||||||
|
uint16_t device_id;
|
||||||
|
struct system_on_chip soc;
|
||||||
|
} pciToSoC;
|
||||||
|
|
||||||
|
pciToSoC socFromPCI[] = {
|
||||||
|
{PCI_VENDOR_NVIDIA, PCI_DEVICE_TEGRA_X1, {SOC_TEGRA_X1, SOC_VENDOR_NVIDIA, 20, "Tegra X1", NULL} },
|
||||||
|
// {PCI_VENDOR_NVIDIA, PCI_DEVICE_GH_200,{SOC_GH_200, SOC_VENDOR_NVIDIA, ?, "Grace Hopper", NULL} },
|
||||||
|
{0x0000, 0x0000, {UNKNOWN, SOC_VENDOR_UNKNOWN, -1, "", NULL} }
|
||||||
|
};
|
||||||
|
|
||||||
|
int index = 0;
|
||||||
|
while (socFromPCI[index].vendor_id != 0x0) {
|
||||||
|
for (int i=0; i < pci->num_devices; i++) {
|
||||||
|
struct pci_device * dev = pci->devices[i];
|
||||||
|
|
||||||
|
if (socFromPCI[index].vendor_id == dev->vendor_id &&
|
||||||
|
socFromPCI[index].device_id == dev->device_id) {
|
||||||
|
fill_soc(soc, socFromPCI[index].soc.soc_name, socFromPCI[index].soc.soc_model, socFromPCI[index].soc.process);
|
||||||
|
return soc;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
index++;
|
||||||
|
}
|
||||||
|
|
||||||
|
printWarn("guess_soc_from_pci: No PCI device matched the list");
|
||||||
|
return soc;
|
||||||
|
}
|
||||||
|
|
||||||
int hex2int(char c) {
|
int hex2int(char c) {
|
||||||
if (c >= '0' && c <= '9')
|
if (c >= '0' && c <= '9')
|
||||||
return c - '0';
|
return c - '0';
|
||||||
@@ -855,7 +949,7 @@ struct system_on_chip* guess_soc_apple(struct system_on_chip* soc) {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
else {
|
else {
|
||||||
printBug("Found invalid cpu_subfamily: 0x%.8X", cpu_subfamily);
|
printBugCheckRelease("Found invalid cpu_subfamily: 0x%.8X", cpu_subfamily);
|
||||||
soc->soc_vendor = SOC_VENDOR_UNKNOWN;
|
soc->soc_vendor = SOC_VENDOR_UNKNOWN;
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
@@ -882,19 +976,37 @@ struct system_on_chip* guess_soc_apple(struct system_on_chip* soc) {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
else {
|
else {
|
||||||
printBug("Found invalid cpu_subfamily: 0x%.8X", cpu_subfamily);
|
printBugCheckRelease("Found invalid cpu_subfamily: 0x%.8X", cpu_subfamily);
|
||||||
|
soc->soc_vendor = SOC_VENDOR_UNKNOWN;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
else if(cpu_family == CPUFAMILY_ARM_EVEREST_SAWTOOTH ||
|
||||||
|
cpu_family == CPUFAMILY_ARM_EVEREST_SAWTOOTH_PRO ||
|
||||||
|
cpu_family == CPUFAMILY_ARM_EVEREST_SAWTOOTH_MAX) {
|
||||||
|
// Check M3 version
|
||||||
|
if(cpu_family == CPUFAMILY_ARM_EVEREST_SAWTOOTH) {
|
||||||
|
fill_soc(soc, "M3", SOC_APPLE_M3, 3);
|
||||||
|
}
|
||||||
|
else if(cpu_family == CPUFAMILY_ARM_EVEREST_SAWTOOTH_PRO) {
|
||||||
|
fill_soc(soc, "M3 Pro", SOC_APPLE_M3_PRO, 3);
|
||||||
|
}
|
||||||
|
else if(cpu_family == CPUFAMILY_ARM_EVEREST_SAWTOOTH_MAX) {
|
||||||
|
fill_soc(soc, "M3 Max", SOC_APPLE_M3_MAX, 3);
|
||||||
|
}
|
||||||
|
else {
|
||||||
|
printBugCheckRelease("Found invalid cpu_family: 0x%.8X", cpu_family);
|
||||||
soc->soc_vendor = SOC_VENDOR_UNKNOWN;
|
soc->soc_vendor = SOC_VENDOR_UNKNOWN;
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
else {
|
else {
|
||||||
printBug("Found invalid cpu_family: 0x%.8X", cpu_family);
|
printBugCheckRelease("Found invalid cpu_family: 0x%.8X", cpu_family);
|
||||||
soc->soc_vendor = SOC_VENDOR_UNKNOWN;
|
soc->soc_vendor = SOC_VENDOR_UNKNOWN;
|
||||||
}
|
}
|
||||||
return soc;
|
return soc;
|
||||||
}
|
}
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
struct system_on_chip* get_soc(void) {
|
struct system_on_chip* get_soc(struct cpuInfo* cpu) {
|
||||||
struct system_on_chip* soc = emalloc(sizeof(struct system_on_chip));
|
struct system_on_chip* soc = emalloc(sizeof(struct system_on_chip));
|
||||||
soc->raw_name = NULL;
|
soc->raw_name = NULL;
|
||||||
soc->soc_vendor = SOC_VENDOR_UNKNOWN;
|
soc->soc_vendor = SOC_VENDOR_UNKNOWN;
|
||||||
@@ -930,10 +1042,18 @@ struct system_on_chip* get_soc(void) {
|
|||||||
printWarn("SoC detection failed using Android: Found '%s' string", soc->raw_name);
|
printWarn("SoC detection failed using Android: Found '%s' string", soc->raw_name);
|
||||||
}
|
}
|
||||||
#endif // ifdef __ANDROID__
|
#endif // ifdef __ANDROID__
|
||||||
// If cpufinfo/Android (if available) detection fails, try with nvmem
|
// If previous steps failed, try with nvmem
|
||||||
if(soc->soc_vendor == SOC_VENDOR_UNKNOWN) {
|
if(soc->soc_vendor == SOC_VENDOR_UNKNOWN) {
|
||||||
soc = guess_soc_from_nvmem(soc);
|
soc = guess_soc_from_nvmem(soc);
|
||||||
}
|
}
|
||||||
|
// If previous steps failed, try infering it from the microarchitecture
|
||||||
|
if(soc->soc_vendor == SOC_VENDOR_UNKNOWN) {
|
||||||
|
soc = guess_soc_from_uarch(soc, cpu);
|
||||||
|
}
|
||||||
|
// If previous steps failed, try infering it from the pci device id
|
||||||
|
if(soc->soc_vendor == SOC_VENDOR_UNKNOWN) {
|
||||||
|
soc = guess_soc_from_pci(soc, cpu);
|
||||||
|
}
|
||||||
}
|
}
|
||||||
#elif defined __APPLE__ || __MACH__
|
#elif defined __APPLE__ || __MACH__
|
||||||
soc = guess_soc_apple(soc);
|
soc = guess_soc_apple(soc);
|
||||||
|
|||||||
@@ -5,6 +5,6 @@
|
|||||||
#include "../common/soc.h"
|
#include "../common/soc.h"
|
||||||
#include <stdint.h>
|
#include <stdint.h>
|
||||||
|
|
||||||
struct system_on_chip* get_soc(void);
|
struct system_on_chip* get_soc(struct cpuInfo* cpu);
|
||||||
|
|
||||||
#endif
|
#endif
|
||||||
|
|||||||
@@ -29,6 +29,9 @@ enum {
|
|||||||
SOC_HISILICON_3670,
|
SOC_HISILICON_3670,
|
||||||
SOC_HISILICON_3680,
|
SOC_HISILICON_3680,
|
||||||
SOC_HISILICON_3690,
|
SOC_HISILICON_3690,
|
||||||
|
// Kunpeng //
|
||||||
|
SOC_KUNPENG_920,
|
||||||
|
SOC_KUNPENG_930,
|
||||||
// Exynos //
|
// Exynos //
|
||||||
SOC_EXYNOS_3475,
|
SOC_EXYNOS_3475,
|
||||||
SOC_EXYNOS_4210,
|
SOC_EXYNOS_4210,
|
||||||
@@ -309,6 +312,9 @@ enum {
|
|||||||
SOC_APPLE_M2_PRO,
|
SOC_APPLE_M2_PRO,
|
||||||
SOC_APPLE_M2_MAX,
|
SOC_APPLE_M2_MAX,
|
||||||
SOC_APPLE_M2_ULTRA,
|
SOC_APPLE_M2_ULTRA,
|
||||||
|
SOC_APPLE_M3,
|
||||||
|
SOC_APPLE_M3_PRO,
|
||||||
|
SOC_APPLE_M3_MAX,
|
||||||
// ALLWINNER
|
// ALLWINNER
|
||||||
SOC_ALLWINNER_A10,
|
SOC_ALLWINNER_A10,
|
||||||
SOC_ALLWINNER_A13,
|
SOC_ALLWINNER_A13,
|
||||||
@@ -326,12 +332,14 @@ enum {
|
|||||||
SOC_ALLWINNER_V3S,
|
SOC_ALLWINNER_V3S,
|
||||||
SOC_ALLWINNER_HZP,
|
SOC_ALLWINNER_HZP,
|
||||||
SOC_ALLWINNER_H2PLUS,
|
SOC_ALLWINNER_H2PLUS,
|
||||||
|
SOC_ALLWINNER_S3,
|
||||||
SOC_ALLWINNER_H3,
|
SOC_ALLWINNER_H3,
|
||||||
SOC_ALLWINNER_H8,
|
SOC_ALLWINNER_H8,
|
||||||
SOC_ALLWINNER_H5,
|
SOC_ALLWINNER_H5,
|
||||||
SOC_ALLWINNER_H6,
|
SOC_ALLWINNER_H6,
|
||||||
SOC_ALLWINNER_H64,
|
SOC_ALLWINNER_H64,
|
||||||
SOC_ALLWINNER_H616,
|
SOC_ALLWINNER_H616,
|
||||||
|
SOC_ALLWINNER_H618,
|
||||||
SOC_ALLWINNER_R8,
|
SOC_ALLWINNER_R8,
|
||||||
SOC_ALLWINNER_R16,
|
SOC_ALLWINNER_R16,
|
||||||
SOC_ALLWINNER_R40,
|
SOC_ALLWINNER_R40,
|
||||||
@@ -346,14 +354,17 @@ enum {
|
|||||||
SOC_ROCKCHIP_3328,
|
SOC_ROCKCHIP_3328,
|
||||||
SOC_ROCKCHIP_3368,
|
SOC_ROCKCHIP_3368,
|
||||||
SOC_ROCKCHIP_3399,
|
SOC_ROCKCHIP_3399,
|
||||||
|
SOC_ROCKCHIP_3528,
|
||||||
|
SOC_ROCKCHIP_3562,
|
||||||
SOC_ROCKCHIP_3566,
|
SOC_ROCKCHIP_3566,
|
||||||
SOC_ROCKCHIP_3568,
|
SOC_ROCKCHIP_3568,
|
||||||
SOC_ROCKCHIP_3588,
|
SOC_ROCKCHIP_3588,
|
||||||
SOC_ROCKCHIP_3588S,
|
|
||||||
// GOOGLE
|
// GOOGLE
|
||||||
SOC_GOOGLE_TENSOR,
|
SOC_GOOGLE_TENSOR,
|
||||||
SOC_GOOGLE_TENSOR_G2,
|
SOC_GOOGLE_TENSOR_G2,
|
||||||
SOC_GOOGLE_TENSOR_G3,
|
SOC_GOOGLE_TENSOR_G3,
|
||||||
|
// NVIDIA,
|
||||||
|
SOC_TEGRA_X1,
|
||||||
// UNKNOWN
|
// UNKNOWN
|
||||||
SOC_MODEL_UNKNOWN
|
SOC_MODEL_UNKNOWN
|
||||||
};
|
};
|
||||||
@@ -361,13 +372,15 @@ enum {
|
|||||||
inline static VENDOR get_soc_vendor_from_soc(SOC soc) {
|
inline static VENDOR get_soc_vendor_from_soc(SOC soc) {
|
||||||
if(soc >= SOC_BCM_2835 && soc <= SOC_BCM_2712) return SOC_VENDOR_BROADCOM;
|
if(soc >= SOC_BCM_2835 && soc <= SOC_BCM_2712) return SOC_VENDOR_BROADCOM;
|
||||||
else if(soc >= SOC_HISILICON_3620 && soc <= SOC_HISILICON_3690) return SOC_VENDOR_KIRIN;
|
else if(soc >= SOC_HISILICON_3620 && soc <= SOC_HISILICON_3690) return SOC_VENDOR_KIRIN;
|
||||||
|
else if(soc >= SOC_KUNPENG_920 && soc <= SOC_KUNPENG_930) return SOC_VENDOR_KUNPENG;
|
||||||
else if(soc >= SOC_EXYNOS_3475 && soc <= SOC_EXYNOS_880) return SOC_VENDOR_EXYNOS;
|
else if(soc >= SOC_EXYNOS_3475 && soc <= SOC_EXYNOS_880) return SOC_VENDOR_EXYNOS;
|
||||||
else if(soc >= SOC_MTK_MT6893 && soc <= SOC_MTK_MT8783) return SOC_VENDOR_MEDIATEK;
|
else if(soc >= SOC_MTK_MT6893 && soc <= SOC_MTK_MT8783) return SOC_VENDOR_MEDIATEK;
|
||||||
else if(soc >= SOC_SNAPD_QSD8650 && soc <= SOC_SNAPD_SM8450) return SOC_VENDOR_SNAPDRAGON;
|
else if(soc >= SOC_SNAPD_QSD8650 && soc <= SOC_SNAPD_SM8450) return SOC_VENDOR_SNAPDRAGON;
|
||||||
else if(soc >= SOC_APPLE_M1 && soc <= SOC_APPLE_M2_ULTRA) return SOC_VENDOR_APPLE;
|
else if(soc >= SOC_APPLE_M1 && soc <= SOC_APPLE_M3_MAX) return SOC_VENDOR_APPLE;
|
||||||
else if(soc >= SOC_ALLWINNER_A10 && soc <= SOC_ALLWINNER_R328) return SOC_VENDOR_ALLWINNER;
|
else if(soc >= SOC_ALLWINNER_A10 && soc <= SOC_ALLWINNER_R328) return SOC_VENDOR_ALLWINNER;
|
||||||
else if(soc >= SOC_ROCKCHIP_3288 && soc <= SOC_ROCKCHIP_3588S) return SOC_VENDOR_ROCKCHIP;
|
else if(soc >= SOC_ROCKCHIP_3288 && soc <= SOC_ROCKCHIP_3588) return SOC_VENDOR_ROCKCHIP;
|
||||||
else if(soc >= SOC_GOOGLE_TENSOR && soc <= SOC_GOOGLE_TENSOR_G3) return SOC_VENDOR_GOOGLE;
|
else if(soc >= SOC_GOOGLE_TENSOR && soc <= SOC_GOOGLE_TENSOR_G3) return SOC_VENDOR_GOOGLE;
|
||||||
|
else if(soc >= SOC_TEGRA_X1 && soc <= SOC_TEGRA_X1) return SOC_VENDOR_NVIDIA;
|
||||||
return SOC_VENDOR_UNKNOWN;
|
return SOC_VENDOR_UNKNOWN;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
|||||||
@@ -8,6 +8,9 @@
|
|||||||
// APPLE_CPU_PART_M2_BLIZZARD=0x30,M2_AVALANCHE=0x31
|
// APPLE_CPU_PART_M2_BLIZZARD=0x30,M2_AVALANCHE=0x31
|
||||||
#define MIDR_APPLE_M2_BLIZZARD 0x610F0300
|
#define MIDR_APPLE_M2_BLIZZARD 0x610F0300
|
||||||
#define MIDR_APPLE_M2_AVALANCHE 0x610F0310
|
#define MIDR_APPLE_M2_AVALANCHE 0x610F0310
|
||||||
|
// https://github.com/AsahiLinux/m1n1/blob/main/src/chickens.c
|
||||||
|
#define MIDR_APPLE_M3_SAWTOOTH 0x610F0480
|
||||||
|
#define MIDR_APPLE_M3_EVEREST 0x610F0490
|
||||||
|
|
||||||
// M1 / A14
|
// M1 / A14
|
||||||
#ifndef CPUFAMILY_ARM_FIRESTORM_ICESTORM
|
#ifndef CPUFAMILY_ARM_FIRESTORM_ICESTORM
|
||||||
@@ -17,6 +20,12 @@
|
|||||||
#ifndef CPUFAMILY_ARM_AVALANCHE_BLIZZARD
|
#ifndef CPUFAMILY_ARM_AVALANCHE_BLIZZARD
|
||||||
#define CPUFAMILY_ARM_AVALANCHE_BLIZZARD 0xDA33D83D
|
#define CPUFAMILY_ARM_AVALANCHE_BLIZZARD 0xDA33D83D
|
||||||
#endif
|
#endif
|
||||||
|
// M3 / A16 / A17
|
||||||
|
// https://ratfactor.com/zig/stdlib-browseable2/c/darwin.zig.html
|
||||||
|
// https://github.com/Dr-Noob/cpufetch/issues/210
|
||||||
|
#define CPUFAMILY_ARM_EVEREST_SAWTOOTH 0x8765EDEA
|
||||||
|
#define CPUFAMILY_ARM_EVEREST_SAWTOOTH_PRO 0x5F4DEA93
|
||||||
|
#define CPUFAMILY_ARM_EVEREST_SAWTOOTH_MAX 0x72015832
|
||||||
|
|
||||||
// For detecting different M1 types
|
// For detecting different M1 types
|
||||||
// NOTE: Could also be achieved detecting different
|
// NOTE: Could also be achieved detecting different
|
||||||
|
|||||||
102
src/arm/uarch.c
102
src/arm/uarch.c
@@ -10,7 +10,6 @@
|
|||||||
// Data not available
|
// Data not available
|
||||||
#define NA -1
|
#define NA -1
|
||||||
|
|
||||||
typedef uint32_t MICROARCH;
|
|
||||||
typedef uint32_t ISA;
|
typedef uint32_t ISA;
|
||||||
|
|
||||||
struct uarch {
|
struct uarch {
|
||||||
@@ -37,87 +36,6 @@ enum {
|
|||||||
ISA_ARMv9_A
|
ISA_ARMv9_A
|
||||||
};
|
};
|
||||||
|
|
||||||
enum {
|
|
||||||
UARCH_UNKNOWN,
|
|
||||||
// ARM
|
|
||||||
UARCH_ARM7,
|
|
||||||
UARCH_ARM9,
|
|
||||||
UARCH_ARM1136,
|
|
||||||
UARCH_ARM1156,
|
|
||||||
UARCH_ARM1176,
|
|
||||||
UARCH_ARM11MPCORE,
|
|
||||||
UARCH_CORTEX_A5,
|
|
||||||
UARCH_CORTEX_A7,
|
|
||||||
UARCH_CORTEX_A8,
|
|
||||||
UARCH_CORTEX_A9,
|
|
||||||
UARCH_CORTEX_A12,
|
|
||||||
UARCH_CORTEX_A15,
|
|
||||||
UARCH_CORTEX_A17,
|
|
||||||
UARCH_CORTEX_A32,
|
|
||||||
UARCH_CORTEX_A35,
|
|
||||||
UARCH_CORTEX_A53,
|
|
||||||
UARCH_CORTEX_A55r0, // ARM Cortex-A55 revision 0 (restricted dual-issue capabilities compared to revision 1+).
|
|
||||||
UARCH_CORTEX_A55,
|
|
||||||
UARCH_CORTEX_A57,
|
|
||||||
UARCH_CORTEX_A65,
|
|
||||||
UARCH_CORTEX_A72,
|
|
||||||
UARCH_CORTEX_A73,
|
|
||||||
UARCH_CORTEX_A75,
|
|
||||||
UARCH_CORTEX_A76,
|
|
||||||
UARCH_CORTEX_A77,
|
|
||||||
UARCH_CORTEX_A78,
|
|
||||||
UARCH_CORTEX_A510,
|
|
||||||
UARCH_CORTEX_A710,
|
|
||||||
UARCH_CORTEX_A715,
|
|
||||||
UARCH_CORTEX_X1,
|
|
||||||
UARCH_CORTEX_X2,
|
|
||||||
UARCH_CORTEX_X3,
|
|
||||||
UARCH_NEOVERSE_N1,
|
|
||||||
UARCH_NEOVERSE_E1,
|
|
||||||
UARCH_NEOVERSE_V1,
|
|
||||||
UARCH_SCORPION,
|
|
||||||
UARCH_KRAIT,
|
|
||||||
UARCH_KYRO,
|
|
||||||
UARCH_FALKOR,
|
|
||||||
UARCH_SAPHIRA,
|
|
||||||
UARCH_DENVER,
|
|
||||||
UARCH_DENVER2,
|
|
||||||
UARCH_CARMEL,
|
|
||||||
// SAMSUNG
|
|
||||||
UARCH_EXYNOS_M1, // Samsung Exynos M1 (Exynos 8890 big cores)
|
|
||||||
UARCH_EXYNOS_M2, // Samsung Exynos M2 (Exynos 8895 big cores)
|
|
||||||
UARCH_EXYNOS_M3, // Samsung Exynos M3 (Exynos 9810 big cores)
|
|
||||||
UARCH_EXYNOS_M4, // Samsung Exynos M4 (Exynos 9820 big cores)
|
|
||||||
UARCH_EXYNOS_M5, // Samsung Exynos M5 (Exynos 9830 big cores)
|
|
||||||
// APPLE
|
|
||||||
UARCH_SWIFT, // Apple A6 and A6X processors.
|
|
||||||
UARCH_CYCLONE, // Apple A7 processor.
|
|
||||||
UARCH_TYPHOON, // Apple A8 and A8X processor
|
|
||||||
UARCH_TWISTER, // Apple A9 and A9X processor.
|
|
||||||
UARCH_HURRICANE, // Apple A10 and A10X processor.
|
|
||||||
UARCH_MONSOON, // Apple A11 processor (big cores).
|
|
||||||
UARCH_MISTRAL, // Apple A11 processor (little cores).
|
|
||||||
UARCH_VORTEX, // Apple A12 processor (big cores).
|
|
||||||
UARCH_TEMPEST, // Apple A12 processor (big cores).
|
|
||||||
UARCH_LIGHTNING, // Apple A13 processor (big cores).
|
|
||||||
UARCH_THUNDER, // Apple A13 processor (little cores).
|
|
||||||
UARCH_ICESTORM, // Apple M1 processor (little cores).
|
|
||||||
UARCH_FIRESTORM, // Apple M1 processor (big cores).
|
|
||||||
UARCH_BLIZZARD, // Apple M2 processor (little cores).
|
|
||||||
UARCH_AVALANCHE, // Apple M2 processor (big cores).
|
|
||||||
// CAVIUM
|
|
||||||
UARCH_THUNDERX, // Cavium ThunderX
|
|
||||||
UARCH_THUNDERX2, // Cavium ThunderX2 (originally Broadcom Vulkan).
|
|
||||||
// MARVELL
|
|
||||||
UARCH_PJ4,
|
|
||||||
UARCH_BRAHMA_B15,
|
|
||||||
UARCH_BRAHMA_B53,
|
|
||||||
UARCH_XGENE, // Applied Micro X-Gene.
|
|
||||||
UARCH_TAISHAN_V110, // HiSilicon TaiShan v110 (Huawei Kunpeng 920 series processors).
|
|
||||||
// PHYTIUM
|
|
||||||
UARCH_XIAOMI, // Not to be confused with Xiaomi Inc
|
|
||||||
};
|
|
||||||
|
|
||||||
static const ISA isas_uarch[] = {
|
static const ISA isas_uarch[] = {
|
||||||
[UARCH_ARM1136] = ISA_ARMv6,
|
[UARCH_ARM1136] = ISA_ARMv6,
|
||||||
[UARCH_ARM1156] = ISA_ARMv6_T2,
|
[UARCH_ARM1156] = ISA_ARMv6_T2,
|
||||||
@@ -157,6 +75,7 @@ static const ISA isas_uarch[] = {
|
|||||||
[UARCH_THUNDERX] = ISA_ARMv8_A,
|
[UARCH_THUNDERX] = ISA_ARMv8_A,
|
||||||
[UARCH_THUNDERX2] = ISA_ARMv8_1_A,
|
[UARCH_THUNDERX2] = ISA_ARMv8_1_A,
|
||||||
[UARCH_TAISHAN_V110] = ISA_ARMv8_2_A,
|
[UARCH_TAISHAN_V110] = ISA_ARMv8_2_A,
|
||||||
|
[UARCH_TAISHAN_V200] = ISA_ARMv8_2_A, // Not confirmed
|
||||||
[UARCH_DENVER] = ISA_ARMv8_A,
|
[UARCH_DENVER] = ISA_ARMv8_A,
|
||||||
[UARCH_DENVER2] = ISA_ARMv8_A,
|
[UARCH_DENVER2] = ISA_ARMv8_A,
|
||||||
[UARCH_CARMEL] = ISA_ARMv8_A,
|
[UARCH_CARMEL] = ISA_ARMv8_A,
|
||||||
@@ -198,8 +117,7 @@ static char* isas_string[] = {
|
|||||||
#define UARCH_START if (false) {}
|
#define UARCH_START if (false) {}
|
||||||
#define CHECK_UARCH(arch, cpu, im_, p_, v_, r_, str, uarch, vendor) \
|
#define CHECK_UARCH(arch, cpu, im_, p_, v_, r_, str, uarch, vendor) \
|
||||||
else if (im_ == im && p_ == p && (v_ == NA || v_ == v) && (r_ == NA || r_ == r)) fill_uarch(arch, cpu, str, uarch, vendor);
|
else if (im_ == im && p_ == p && (v_ == NA || v_ == v) && (r_ == NA || r_ == r)) fill_uarch(arch, cpu, str, uarch, vendor);
|
||||||
#define UARCH_END else { printErr("Unknown microarchitecture detected: IM=0x%X P=0x%X V=0x%X R=0x%X", im, p, v, r); \
|
#define UARCH_END else { printBugCheckRelease("Unknown microarchitecture detected: IM=0x%X P=0x%X V=0x%X R=0x%X", im, p, v, r); \
|
||||||
fprintf(stderr, "Please see https://github.com/Dr-Noob/cpufetch#61-unknown-microarchitecture-error to know how to report this error\n"); \
|
|
||||||
fill_uarch(arch, cpu, "Unknown", UARCH_UNKNOWN, CPU_VENDOR_UNKNOWN); }
|
fill_uarch(arch, cpu, "Unknown", UARCH_UNKNOWN, CPU_VENDOR_UNKNOWN); }
|
||||||
|
|
||||||
void fill_uarch(struct uarch* arch, struct cpuInfo* cpu, char* str, MICROARCH u, VENDOR vendor) {
|
void fill_uarch(struct uarch* arch, struct cpuInfo* cpu, char* str, MICROARCH u, VENDOR vendor) {
|
||||||
@@ -220,6 +138,7 @@ void fill_uarch(struct uarch* arch, struct cpuInfo* cpu, char* str, MICROARCH u,
|
|||||||
* Other sources:
|
* Other sources:
|
||||||
* - https://elixir.bootlin.com/linux/latest/source/arch/arm64/include/asm/cputype.h
|
* - https://elixir.bootlin.com/linux/latest/source/arch/arm64/include/asm/cputype.h
|
||||||
* - https://elixir.bootlin.com/linux/latest/source/arch/arm/include/asm/cputype.h
|
* - https://elixir.bootlin.com/linux/latest/source/arch/arm/include/asm/cputype.h
|
||||||
|
* - https://github.com/AsahiLinux/m1n1/blob/main/src/chickens.c
|
||||||
*/
|
*/
|
||||||
struct uarch* get_uarch_from_midr(uint32_t midr, struct cpuInfo* cpu) {
|
struct uarch* get_uarch_from_midr(uint32_t midr, struct cpuInfo* cpu) {
|
||||||
struct uarch* arch = emalloc(sizeof(struct uarch));
|
struct uarch* arch = emalloc(sizeof(struct uarch));
|
||||||
@@ -282,8 +201,9 @@ struct uarch* get_uarch_from_midr(uint32_t midr, struct cpuInfo* cpu) {
|
|||||||
CHECK_UARCH(arch, cpu, 'C', 0x0A3, NA, NA, "ThunderX 81XX", UARCH_THUNDERX, CPU_VENDOR_CAVIUM)
|
CHECK_UARCH(arch, cpu, 'C', 0x0A3, NA, NA, "ThunderX 81XX", UARCH_THUNDERX, CPU_VENDOR_CAVIUM)
|
||||||
CHECK_UARCH(arch, cpu, 'C', 0x0AF, NA, NA, "ThunderX2 99XX", UARCH_THUNDERX2, CPU_VENDOR_CAVIUM)
|
CHECK_UARCH(arch, cpu, 'C', 0x0AF, NA, NA, "ThunderX2 99XX", UARCH_THUNDERX2, CPU_VENDOR_CAVIUM)
|
||||||
|
|
||||||
CHECK_UARCH(arch, cpu, 'H', 0xD01, NA, NA, "TaiShan v110", UARCH_TAISHAN_V110, CPU_VENDOR_HUAWUEI) // Kunpeng 920 series
|
CHECK_UARCH(arch, cpu, 'H', 0xD01, NA, NA, "TaiShan v110", UARCH_TAISHAN_V110, CPU_VENDOR_HUAWEI) // Kunpeng 920 series
|
||||||
CHECK_UARCH(arch, cpu, 'H', 0xD40, NA, NA, "Cortex-A76", UARCH_CORTEX_A76, CPU_VENDOR_ARM) // Kirin 980 Big/Medium cores -> Cortex-A76
|
CHECK_UARCH(arch, cpu, 'H', 0xD02, NA, NA, "TaiShan v200", UARCH_TAISHAN_V200, CPU_VENDOR_HUAWEI) // Kunpeng 930 series (found in openeuler: https://mailweb.openeuler.org/hyperkitty/list/kernel@openeuler.org/message/XQCV7NX2UKRIUWUFKRF4PO3QENCOUFR3)
|
||||||
|
CHECK_UARCH(arch, cpu, 'H', 0xD40, NA, NA, "Cortex-A76", UARCH_CORTEX_A76, CPU_VENDOR_ARM) // Kirin 980 Big/Medium cores -> Cortex-A76
|
||||||
|
|
||||||
CHECK_UARCH(arch, cpu, 'N', 0x000, NA, NA, "Denver", UARCH_DENVER, CPU_VENDOR_NVIDIA)
|
CHECK_UARCH(arch, cpu, 'N', 0x000, NA, NA, "Denver", UARCH_DENVER, CPU_VENDOR_NVIDIA)
|
||||||
CHECK_UARCH(arch, cpu, 'N', 0x003, NA, NA, "Denver2", UARCH_DENVER2, CPU_VENDOR_NVIDIA)
|
CHECK_UARCH(arch, cpu, 'N', 0x003, NA, NA, "Denver2", UARCH_DENVER2, CPU_VENDOR_NVIDIA)
|
||||||
@@ -327,6 +247,8 @@ struct uarch* get_uarch_from_midr(uint32_t midr, struct cpuInfo* cpu) {
|
|||||||
CHECK_UARCH(arch, cpu, 'a', 0x023, NA, NA, "Firestorm", UARCH_FIRESTORM, CPU_VENDOR_APPLE)
|
CHECK_UARCH(arch, cpu, 'a', 0x023, NA, NA, "Firestorm", UARCH_FIRESTORM, CPU_VENDOR_APPLE)
|
||||||
CHECK_UARCH(arch, cpu, 'a', 0x030, NA, NA, "Blizzard", UARCH_BLIZZARD, CPU_VENDOR_APPLE)
|
CHECK_UARCH(arch, cpu, 'a', 0x030, NA, NA, "Blizzard", UARCH_BLIZZARD, CPU_VENDOR_APPLE)
|
||||||
CHECK_UARCH(arch, cpu, 'a', 0x031, NA, NA, "Avalanche", UARCH_AVALANCHE, CPU_VENDOR_APPLE)
|
CHECK_UARCH(arch, cpu, 'a', 0x031, NA, NA, "Avalanche", UARCH_AVALANCHE, CPU_VENDOR_APPLE)
|
||||||
|
CHECK_UARCH(arch, cpu, 'a', 0x048, NA, NA, "Sawtooth", UARCH_SAWTOOTH, CPU_VENDOR_APPLE)
|
||||||
|
CHECK_UARCH(arch, cpu, 'a', 0x049, NA, NA, "Everest", UARCH_EVEREST, CPU_VENDOR_APPLE)
|
||||||
|
|
||||||
CHECK_UARCH(arch, cpu, 'V', 0x581, NA, NA, "PJ4", UARCH_PJ4, CPU_VENDOR_MARVELL)
|
CHECK_UARCH(arch, cpu, 'V', 0x581, NA, NA, "PJ4", UARCH_PJ4, CPU_VENDOR_MARVELL)
|
||||||
CHECK_UARCH(arch, cpu, 'V', 0x584, NA, NA, "PJ4B-MP", UARCH_PJ4, CPU_VENDOR_MARVELL)
|
CHECK_UARCH(arch, cpu, 'V', 0x584, NA, NA, "PJ4B-MP", UARCH_PJ4, CPU_VENDOR_MARVELL)
|
||||||
@@ -387,6 +309,7 @@ int get_number_of_vpus(struct cpuInfo* cpu) {
|
|||||||
MICROARCH ua = cpu->arch->uarch;
|
MICROARCH ua = cpu->arch->uarch;
|
||||||
|
|
||||||
switch(ua) {
|
switch(ua) {
|
||||||
|
case UARCH_EVEREST: // Just a guess, needs confirmation.
|
||||||
case UARCH_FIRESTORM: // [https://dougallj.github.io/applecpu/firestorm-simd.html]
|
case UARCH_FIRESTORM: // [https://dougallj.github.io/applecpu/firestorm-simd.html]
|
||||||
case UARCH_AVALANCHE: // [https://en.wikipedia.org/wiki/Comparison_of_ARM_processors]
|
case UARCH_AVALANCHE: // [https://en.wikipedia.org/wiki/Comparison_of_ARM_processors]
|
||||||
case UARCH_CORTEX_X1: // [https://www.anandtech.com/show/15813/arm-cortex-a78-cortex-x1-cpu-ip-diverging/3]
|
case UARCH_CORTEX_X1: // [https://www.anandtech.com/show/15813/arm-cortex-a78-cortex-x1-cpu-ip-diverging/3]
|
||||||
@@ -394,12 +317,15 @@ int get_number_of_vpus(struct cpuInfo* cpu) {
|
|||||||
case UARCH_CORTEX_X3: // [https://www.hwcooling.net/en/cortex-x3-the-new-fastest-arm-core-architecture-analysis: "The FPU and SIMD unit of the core still has four pipelines"]
|
case UARCH_CORTEX_X3: // [https://www.hwcooling.net/en/cortex-x3-the-new-fastest-arm-core-architecture-analysis: "The FPU and SIMD unit of the core still has four pipelines"]
|
||||||
case UARCH_NEOVERSE_V1: // [https://en.wikichip.org/wiki/arm_holdings/microarchitectures/neoverse_v1]
|
case UARCH_NEOVERSE_V1: // [https://en.wikichip.org/wiki/arm_holdings/microarchitectures/neoverse_v1]
|
||||||
return 4;
|
return 4;
|
||||||
|
case UARCH_SAWTOOTH: // Needs confirmation, rn this is the best we know: https://mastodon.social/@dougall/111118317031041336
|
||||||
case UARCH_EXYNOS_M3: // [https://www.anandtech.com/show/12361/samsung-exynos-m3-architecture]
|
case UARCH_EXYNOS_M3: // [https://www.anandtech.com/show/12361/samsung-exynos-m3-architecture]
|
||||||
case UARCH_EXYNOS_M4: // [https://en.wikichip.org/wiki/samsung/microarchitectures/m4#Block_Diagram]
|
case UARCH_EXYNOS_M4: // [https://en.wikichip.org/wiki/samsung/microarchitectures/m4#Block_Diagram]
|
||||||
case UARCH_EXYNOS_M5: // [https://en.wikichip.org/wiki/samsung/microarchitectures/m5]
|
case UARCH_EXYNOS_M5: // [https://en.wikichip.org/wiki/samsung/microarchitectures/m5]
|
||||||
return 3;
|
return 3;
|
||||||
case UARCH_ICESTORM: // [https://dougallj.github.io/applecpu/icestorm-simd.html]
|
case UARCH_ICESTORM: // [https://dougallj.github.io/applecpu/icestorm-simd.html]
|
||||||
case UARCH_BLIZZARD: // [https://en.wikipedia.org/wiki/Comparison_of_ARM_processors]
|
case UARCH_BLIZZARD: // [https://en.wikipedia.org/wiki/Comparison_of_ARM_processors]
|
||||||
|
case UARCH_TAISHAN_V110:// [https://www-file.huawei.com/-/media/corp2020/pdf/publications/huawei-research/2022/huawei-research-issue1-en.pdf]: "128-bit x 2 for single precision"
|
||||||
|
case UARCH_TAISHAN_V200:// Not confirmed, asssuming same as v110
|
||||||
case UARCH_CORTEX_A57: // [https://www.anandtech.com/show/8718/the-samsung-galaxy-note-4-exynos-review/5]
|
case UARCH_CORTEX_A57: // [https://www.anandtech.com/show/8718/the-samsung-galaxy-note-4-exynos-review/5]
|
||||||
case UARCH_CORTEX_A72: // [https://www.anandtech.com/show/10347/arm-cortex-a73-artemis-unveiled/2]
|
case UARCH_CORTEX_A72: // [https://www.anandtech.com/show/10347/arm-cortex-a73-artemis-unveiled/2]
|
||||||
case UARCH_CORTEX_A73: // [https://www.anandtech.com/show/10347/arm-cortex-a73-artemis-unveiled/2]
|
case UARCH_CORTEX_A73: // [https://www.anandtech.com/show/10347/arm-cortex-a73-artemis-unveiled/2]
|
||||||
@@ -431,6 +357,10 @@ char* get_str_uarch(struct cpuInfo* cpu) {
|
|||||||
return cpu->arch->uarch_str;
|
return cpu->arch->uarch_str;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
MICROARCH get_uarch(struct uarch* arch) {
|
||||||
|
return arch->uarch;
|
||||||
|
}
|
||||||
|
|
||||||
void free_uarch_struct(struct uarch* arch) {
|
void free_uarch_struct(struct uarch* arch) {
|
||||||
free(arch->uarch_str);
|
free(arch->uarch_str);
|
||||||
free(arch);
|
free(arch);
|
||||||
|
|||||||
@@ -5,11 +5,98 @@
|
|||||||
|
|
||||||
#include "midr.h"
|
#include "midr.h"
|
||||||
|
|
||||||
|
enum {
|
||||||
|
UARCH_UNKNOWN,
|
||||||
|
// ARM
|
||||||
|
UARCH_ARM7,
|
||||||
|
UARCH_ARM9,
|
||||||
|
UARCH_ARM1136,
|
||||||
|
UARCH_ARM1156,
|
||||||
|
UARCH_ARM1176,
|
||||||
|
UARCH_ARM11MPCORE,
|
||||||
|
UARCH_CORTEX_A5,
|
||||||
|
UARCH_CORTEX_A7,
|
||||||
|
UARCH_CORTEX_A8,
|
||||||
|
UARCH_CORTEX_A9,
|
||||||
|
UARCH_CORTEX_A12,
|
||||||
|
UARCH_CORTEX_A15,
|
||||||
|
UARCH_CORTEX_A17,
|
||||||
|
UARCH_CORTEX_A32,
|
||||||
|
UARCH_CORTEX_A35,
|
||||||
|
UARCH_CORTEX_A53,
|
||||||
|
UARCH_CORTEX_A55r0, // ARM Cortex-A55 revision 0 (restricted dual-issue capabilities compared to revision 1+).
|
||||||
|
UARCH_CORTEX_A55,
|
||||||
|
UARCH_CORTEX_A57,
|
||||||
|
UARCH_CORTEX_A65,
|
||||||
|
UARCH_CORTEX_A72,
|
||||||
|
UARCH_CORTEX_A73,
|
||||||
|
UARCH_CORTEX_A75,
|
||||||
|
UARCH_CORTEX_A76,
|
||||||
|
UARCH_CORTEX_A77,
|
||||||
|
UARCH_CORTEX_A78,
|
||||||
|
UARCH_CORTEX_A510,
|
||||||
|
UARCH_CORTEX_A710,
|
||||||
|
UARCH_CORTEX_A715,
|
||||||
|
UARCH_CORTEX_X1,
|
||||||
|
UARCH_CORTEX_X2,
|
||||||
|
UARCH_CORTEX_X3,
|
||||||
|
UARCH_NEOVERSE_N1,
|
||||||
|
UARCH_NEOVERSE_E1,
|
||||||
|
UARCH_NEOVERSE_V1,
|
||||||
|
UARCH_SCORPION,
|
||||||
|
UARCH_KRAIT,
|
||||||
|
UARCH_KYRO,
|
||||||
|
UARCH_FALKOR,
|
||||||
|
UARCH_SAPHIRA,
|
||||||
|
UARCH_DENVER,
|
||||||
|
UARCH_DENVER2,
|
||||||
|
UARCH_CARMEL,
|
||||||
|
// SAMSUNG
|
||||||
|
UARCH_EXYNOS_M1, // Samsung Exynos M1 (Exynos 8890 big cores)
|
||||||
|
UARCH_EXYNOS_M2, // Samsung Exynos M2 (Exynos 8895 big cores)
|
||||||
|
UARCH_EXYNOS_M3, // Samsung Exynos M3 (Exynos 9810 big cores)
|
||||||
|
UARCH_EXYNOS_M4, // Samsung Exynos M4 (Exynos 9820 big cores)
|
||||||
|
UARCH_EXYNOS_M5, // Samsung Exynos M5 (Exynos 9830 big cores)
|
||||||
|
// APPLE
|
||||||
|
UARCH_SWIFT, // Apple A6 and A6X processors.
|
||||||
|
UARCH_CYCLONE, // Apple A7 processor.
|
||||||
|
UARCH_TYPHOON, // Apple A8 and A8X processor
|
||||||
|
UARCH_TWISTER, // Apple A9 and A9X processor.
|
||||||
|
UARCH_HURRICANE, // Apple A10 and A10X processor.
|
||||||
|
UARCH_MONSOON, // Apple A11 processor (big cores).
|
||||||
|
UARCH_MISTRAL, // Apple A11 processor (little cores).
|
||||||
|
UARCH_VORTEX, // Apple A12 processor (big cores).
|
||||||
|
UARCH_TEMPEST, // Apple A12 processor (big cores).
|
||||||
|
UARCH_LIGHTNING, // Apple A13 processor (big cores).
|
||||||
|
UARCH_THUNDER, // Apple A13 processor (little cores).
|
||||||
|
UARCH_ICESTORM, // Apple M1 processor (little cores).
|
||||||
|
UARCH_FIRESTORM, // Apple M1 processor (big cores).
|
||||||
|
UARCH_BLIZZARD, // Apple M2 processor (little cores).
|
||||||
|
UARCH_AVALANCHE, // Apple M2 processor (big cores).
|
||||||
|
UARCH_SAWTOOTH, // Apple M3 processor (little cores).
|
||||||
|
UARCH_EVEREST, // Apple M3 processor (big cores).
|
||||||
|
// CAVIUM
|
||||||
|
UARCH_THUNDERX, // Cavium ThunderX
|
||||||
|
UARCH_THUNDERX2, // Cavium ThunderX2 (originally Broadcom Vulkan).
|
||||||
|
// MARVELL
|
||||||
|
UARCH_PJ4,
|
||||||
|
UARCH_BRAHMA_B15,
|
||||||
|
UARCH_BRAHMA_B53,
|
||||||
|
UARCH_XGENE, // Applied Micro X-Gene.
|
||||||
|
UARCH_TAISHAN_V110, // HiSilicon TaiShan v110
|
||||||
|
UARCH_TAISHAN_V200, // HiSilicon TaiShan v200
|
||||||
|
// PHYTIUM
|
||||||
|
UARCH_XIAOMI, // Not to be confused with Xiaomi Inc
|
||||||
|
};
|
||||||
|
|
||||||
|
typedef uint32_t MICROARCH;
|
||||||
|
|
||||||
struct uarch* get_uarch_from_midr(uint32_t midr, struct cpuInfo* cpu);
|
struct uarch* get_uarch_from_midr(uint32_t midr, struct cpuInfo* cpu);
|
||||||
int get_number_of_vpus(struct cpuInfo* cpu);
|
int get_number_of_vpus(struct cpuInfo* cpu);
|
||||||
int get_vpus_width(struct cpuInfo* cpu);
|
int get_vpus_width(struct cpuInfo* cpu);
|
||||||
bool has_fma_support(struct cpuInfo* cpu);
|
bool has_fma_support(struct cpuInfo* cpu);
|
||||||
char* get_str_uarch(struct cpuInfo* cpu);
|
char* get_str_uarch(struct cpuInfo* cpu);
|
||||||
void free_uarch_struct(struct uarch* arch);
|
void free_uarch_struct(struct uarch* arch);
|
||||||
|
MICROARCH get_uarch(struct uarch* arch);
|
||||||
|
|
||||||
#endif
|
#endif
|
||||||
|
|||||||
@@ -105,6 +105,19 @@ $C1 MMM :MMM NMM dMMK dMMX MMN \
|
|||||||
$C1 MMM :MMM NMM dMMMoo OMM0....:Nx. MMN \
|
$C1 MMM :MMM NMM dMMMoo OMM0....:Nx. MMN \
|
||||||
$C1 MMM :WWW XWW lONMM 'xXMMMMNOc MMN "
|
$C1 MMM :WWW XWW lONMM 'xXMMMMNOc MMN "
|
||||||
|
|
||||||
|
#define ASCII_HYGON \
|
||||||
|
"$C1 \
|
||||||
|
$C1 \
|
||||||
|
$C1 \
|
||||||
|
$C1 ## ## ## ## ###### ###### ## # \
|
||||||
|
$C1 ##....## ## ## ## ## ## #### # \
|
||||||
|
$C1 ######## ## ## ##. ## ## # #### \
|
||||||
|
$C1 ## ## ## *######. ###### # ## \
|
||||||
|
$C1 \
|
||||||
|
$C1 \
|
||||||
|
$C1 \
|
||||||
|
$C1 "
|
||||||
|
|
||||||
#define ASCII_SNAPD \
|
#define ASCII_SNAPD \
|
||||||
" $C1@@$C2######## \
|
" $C1@@$C2######## \
|
||||||
$C1@@@@@$C2########### \
|
$C1@@@@@$C2########### \
|
||||||
@@ -145,6 +158,25 @@ $C2 Exynos \
|
|||||||
$C2 \
|
$C2 \
|
||||||
$C2 "
|
$C2 "
|
||||||
|
|
||||||
|
#define ASCII_KUNPENG \
|
||||||
|
"$C2 . \
|
||||||
|
$C2 .. \
|
||||||
|
$C2 .## \
|
||||||
|
$C1 .$CR $C2.###. \
|
||||||
|
$C1 ..$CR $C2#####. \
|
||||||
|
$C1 .#.$CR $C2.#######. \
|
||||||
|
$C1 .####.$CR $C2.#######. \
|
||||||
|
$C1 ..######*$CR $C2.#######. . \
|
||||||
|
$C1 .#########*$CR $C2.#######* . \
|
||||||
|
$C1 ######*$CR $C2.#######. .#. \
|
||||||
|
$C1*#######*$CR $C2.#######. *##. \
|
||||||
|
$C1 ##*$CR $C2.#######. ####### \
|
||||||
|
$C2 ###.$CR $C1#####$C2 *### \
|
||||||
|
$C1 *########## \
|
||||||
|
$C1 *######## \
|
||||||
|
$C1 #####. \
|
||||||
|
$C1 *###. "
|
||||||
|
|
||||||
#define ASCII_KIRIN \
|
#define ASCII_KIRIN \
|
||||||
"$C1 ####### \
|
"$C1 ####### \
|
||||||
$C1 ##### #################### \
|
$C1 ##### #################### \
|
||||||
@@ -341,6 +373,27 @@ $C1##########@@@@@@@@@@@@@@@@############## \
|
|||||||
$C1######################################## \
|
$C1######################################## \
|
||||||
$C1 #################################### "
|
$C1 #################################### "
|
||||||
|
|
||||||
|
#define ASCII_NVIDIA \
|
||||||
|
"$C1 'cccccccccccccccccccccccccc \
|
||||||
|
$C1 ;oooooooooooooooooooooooool \
|
||||||
|
$C1 .:::. .oooooooooooooooooool \
|
||||||
|
$C1 .:cll; ,c:::. cooooooooooooool \
|
||||||
|
$C1 ,clo' ;. oolc: ooooooooooool \
|
||||||
|
$C1.cloo ;cclo . .olc. coooooooool \
|
||||||
|
$C1oooo :lo, ;ll; looc :oooooooool \
|
||||||
|
$C1 oooc ool. ;oooc;clol :looooooooool \
|
||||||
|
$C1 :ooc ,ol; ;oooooo. .cloo; loool \
|
||||||
|
$C1 ool; .olc. ,:lool .lool \
|
||||||
|
$C1 ool:. ,::::ccloo. :clooool \
|
||||||
|
$C1 oolc::. ':cclooooooool \
|
||||||
|
$C1 ;oooooooooooooooooooooooool \
|
||||||
|
$C1 \
|
||||||
|
$C1 \
|
||||||
|
$C2######. ## ## ## ###### ## ### \
|
||||||
|
$C2## ## ## ## ## ## ## ## #: :# \
|
||||||
|
$C2## ## ## ## ## ## ## ## ####### \
|
||||||
|
$C2## ## ### ## ###### ## ## ## "
|
||||||
|
|
||||||
// --------------------- LONG LOGOS ------------------------- //
|
// --------------------- LONG LOGOS ------------------------- //
|
||||||
#define ASCII_AMD_L \
|
#define ASCII_AMD_L \
|
||||||
"$C1 \
|
"$C1 \
|
||||||
@@ -473,6 +526,23 @@ $C1 ###########. ############ \
|
|||||||
$C1 ################ \
|
$C1 ################ \
|
||||||
$C1 ####### "
|
$C1 ####### "
|
||||||
|
|
||||||
|
#define ASCII_NVIDIA_L \
|
||||||
|
"$C1 MMMMMMMMMMMMMMMMMMMMMMMMMMMMMM \
|
||||||
|
$C1 MMMMMMMMMMMMMMMMMMMMMMMMMMMMMM \
|
||||||
|
$C1 .:: 'MMMMMMMMMMMMMMMMMMMMMMMMM \
|
||||||
|
$C1 ccllooo;:;. ;MMMMMMMMMMMMMMMMMM \
|
||||||
|
$C1 cloc :ooollcc: :MMMMMMMMMMMMMMM \
|
||||||
|
$C1 cloc :ccl; lolc, ;MMMMMMMMMMMM \
|
||||||
|
$C1.cloo: :clo ;c: .ool; MMMMMMMMMMM \
|
||||||
|
$C1 ooo: ooo :ool, .cloo. ;lMMMMMMMMMMM \
|
||||||
|
$C1 ooo: ooc :ooooccooo. :MMMM lMMMMMMM \
|
||||||
|
$C1 ooc. ool: :oooooo' ,cloo. MMMM \
|
||||||
|
$C1 ool:. olc: .:cloo. :MMMM \
|
||||||
|
$C1 olc, ;:::cccloo. :MMMMMMMM \
|
||||||
|
$C1 olcc::; ,:ccloMMMMMMMMM \
|
||||||
|
$C1 :......oMMMMMMMMMMMMMMMMMMMMMM \
|
||||||
|
$C1 :lllMMMMMMMMMMMMMMMMMMMMMMMMMM "
|
||||||
|
|
||||||
typedef struct ascii_logo asciiL;
|
typedef struct ascii_logo asciiL;
|
||||||
|
|
||||||
// +-----------------------------------------------------------------------------------------------------------------+
|
// +-----------------------------------------------------------------------------------------------------------------+
|
||||||
@@ -481,10 +551,12 @@ typedef struct ascii_logo asciiL;
|
|||||||
asciiL logo_amd = { ASCII_AMD, 39, 15, false, {C_FG_WHITE, C_FG_GREEN}, {C_FG_WHITE, C_FG_GREEN} };
|
asciiL logo_amd = { ASCII_AMD, 39, 15, false, {C_FG_WHITE, C_FG_GREEN}, {C_FG_WHITE, C_FG_GREEN} };
|
||||||
asciiL logo_intel = { ASCII_INTEL, 48, 14, false, {C_FG_CYAN}, {C_FG_CYAN, C_FG_WHITE} };
|
asciiL logo_intel = { ASCII_INTEL, 48, 14, false, {C_FG_CYAN}, {C_FG_CYAN, C_FG_WHITE} };
|
||||||
asciiL logo_intel_new = { ASCII_INTEL_NEW, 51, 9, false, {C_FG_CYAN}, {C_FG_CYAN, C_FG_WHITE} };
|
asciiL logo_intel_new = { ASCII_INTEL_NEW, 51, 9, false, {C_FG_CYAN}, {C_FG_CYAN, C_FG_WHITE} };
|
||||||
|
asciiL logo_hygon = { ASCII_HYGON, 51, 11, false, {C_FG_RED}, {C_FG_RED, C_FG_WHITE} };
|
||||||
asciiL logo_snapd = { ASCII_SNAPD, 39, 16, false, {C_FG_RED, C_FG_WHITE}, {C_FG_RED, C_FG_WHITE} };
|
asciiL logo_snapd = { ASCII_SNAPD, 39, 16, false, {C_FG_RED, C_FG_WHITE}, {C_FG_RED, C_FG_WHITE} };
|
||||||
asciiL logo_mtk = { ASCII_MTK, 59, 5, false, {C_FG_BLUE, C_FG_YELLOW}, {C_FG_BLUE, C_FG_YELLOW} };
|
asciiL logo_mtk = { ASCII_MTK, 59, 5, false, {C_FG_BLUE, C_FG_YELLOW}, {C_FG_BLUE, C_FG_YELLOW} };
|
||||||
asciiL logo_exynos = { ASCII_EXYNOS, 22, 13, true, {C_BG_BLUE, C_FG_WHITE}, {C_FG_BLUE, C_FG_WHITE} };
|
asciiL logo_exynos = { ASCII_EXYNOS, 22, 13, true, {C_BG_BLUE, C_FG_WHITE}, {C_FG_BLUE, C_FG_WHITE} };
|
||||||
asciiL logo_kirin = { ASCII_KIRIN, 53, 12, false, {C_FG_RED}, {C_FG_WHITE, C_FG_RED} };
|
asciiL logo_kirin = { ASCII_KIRIN, 53, 12, false, {C_FG_RED}, {C_FG_WHITE, C_FG_RED} };
|
||||||
|
asciiL logo_kunpeng = { ASCII_KUNPENG, 48, 17, false, {C_FG_RED, C_FG_WHITE}, {C_FG_WHITE, C_FG_RED} };
|
||||||
asciiL logo_broadcom = { ASCII_BROADCOM, 44, 19, false, {C_FG_WHITE, C_FG_RED}, {C_FG_WHITE, C_FG_RED} };
|
asciiL logo_broadcom = { ASCII_BROADCOM, 44, 19, false, {C_FG_WHITE, C_FG_RED}, {C_FG_WHITE, C_FG_RED} };
|
||||||
asciiL logo_arm = { ASCII_ARM, 42, 5, false, {C_FG_CYAN}, {C_FG_WHITE, C_FG_CYAN} };
|
asciiL logo_arm = { ASCII_ARM, 42, 5, false, {C_FG_CYAN}, {C_FG_WHITE, C_FG_CYAN} };
|
||||||
asciiL logo_ibm = { ASCII_IBM, 42, 9, false, {C_FG_CYAN, C_FG_WHITE}, {C_FG_CYAN, C_FG_WHITE} };
|
asciiL logo_ibm = { ASCII_IBM, 42, 9, false, {C_FG_CYAN, C_FG_WHITE}, {C_FG_CYAN, C_FG_WHITE} };
|
||||||
@@ -496,6 +568,7 @@ asciiL logo_riscv = { ASCII_RISCV, 63, 18, false, {C_FG_CYAN, C_FG_Y
|
|||||||
asciiL logo_sifive = { ASCII_SIFIVE, 48, 19, true, {C_BG_WHITE, C_BG_BLACK}, {C_FG_WHITE, C_FG_BLUE} };
|
asciiL logo_sifive = { ASCII_SIFIVE, 48, 19, true, {C_BG_WHITE, C_BG_BLACK}, {C_FG_WHITE, C_FG_BLUE} };
|
||||||
asciiL logo_starfive = { ASCII_STARFIVE, 33, 17, false, {C_FG_WHITE}, {C_FG_WHITE, C_FG_BLUE} };
|
asciiL logo_starfive = { ASCII_STARFIVE, 33, 17, false, {C_FG_WHITE}, {C_FG_WHITE, C_FG_BLUE} };
|
||||||
asciiL logo_sipeed = { ASCII_SIPEED, 41, 16, true, {C_BG_RED, C_BG_WHITE}, {C_FG_RED, C_FG_WHITE} };
|
asciiL logo_sipeed = { ASCII_SIPEED, 41, 16, true, {C_BG_RED, C_BG_WHITE}, {C_FG_RED, C_FG_WHITE} };
|
||||||
|
asciiL logo_nvidia = { ASCII_NVIDIA, 45, 19, false, {C_FG_GREEN, C_FG_WHITE}, {C_FG_WHITE, C_FG_GREEN} };
|
||||||
|
|
||||||
// Long variants | ----------------------------------------------------------------------------------------------------------------|
|
// Long variants | ----------------------------------------------------------------------------------------------------------------|
|
||||||
asciiL logo_amd_l = { ASCII_AMD_L, 62, 19, true, {C_BG_WHITE, C_BG_GREEN}, {C_FG_WHITE, C_FG_GREEN} };
|
asciiL logo_amd_l = { ASCII_AMD_L, 62, 19, true, {C_BG_WHITE, C_BG_GREEN}, {C_FG_WHITE, C_FG_GREEN} };
|
||||||
@@ -505,6 +578,7 @@ asciiL logo_arm_l = { ASCII_ARM_L, 60, 8, true, {C_BG_CYAN},
|
|||||||
asciiL logo_ibm_l = { ASCII_IBM_L, 62, 13, true, {C_BG_CYAN, C_FG_WHITE}, {C_FG_CYAN, C_FG_WHITE} };
|
asciiL logo_ibm_l = { ASCII_IBM_L, 62, 13, true, {C_BG_CYAN, C_FG_WHITE}, {C_FG_CYAN, C_FG_WHITE} };
|
||||||
asciiL logo_starfive_l = { ASCII_STARFIVE_L, 50, 22, false, {C_FG_WHITE}, {C_FG_WHITE, C_FG_BLUE} };
|
asciiL logo_starfive_l = { ASCII_STARFIVE_L, 50, 22, false, {C_FG_WHITE}, {C_FG_WHITE, C_FG_BLUE} };
|
||||||
asciiL logo_sifive_l = { ASCII_SIFIVE_L, 53, 21, true, {C_BG_WHITE, C_BG_BLACK}, {C_FG_WHITE, C_FG_CYAN} };
|
asciiL logo_sifive_l = { ASCII_SIFIVE_L, 53, 21, true, {C_BG_WHITE, C_BG_BLACK}, {C_FG_WHITE, C_FG_CYAN} };
|
||||||
|
asciiL logo_nvidia_l = { ASCII_NVIDIA_L, 50, 15, false, {C_FG_GREEN, C_FG_WHITE}, {C_FG_WHITE, C_FG_GREEN} };
|
||||||
asciiL logo_unknown = { NULL, 0, 0, false, {COLOR_NONE}, {COLOR_NONE, COLOR_NONE} };
|
asciiL logo_unknown = { NULL, 0, 0, false, {COLOR_NONE}, {COLOR_NONE, COLOR_NONE} };
|
||||||
|
|
||||||
#endif
|
#endif
|
||||||
|
|||||||
@@ -194,7 +194,7 @@ void init_topology_struct(struct topology* topo, struct cache* cach) {
|
|||||||
topo->sockets = 0;
|
topo->sockets = 0;
|
||||||
#ifdef ARCH_X86
|
#ifdef ARCH_X86
|
||||||
topo->smt_available = 0;
|
topo->smt_available = 0;
|
||||||
topo->apic = emalloc(sizeof(struct apic));
|
topo->apic = ecalloc(1, sizeof(struct apic));
|
||||||
#endif
|
#endif
|
||||||
#endif
|
#endif
|
||||||
}
|
}
|
||||||
|
|||||||
@@ -8,6 +8,7 @@ enum {
|
|||||||
// ARCH_X86
|
// ARCH_X86
|
||||||
CPU_VENDOR_INTEL,
|
CPU_VENDOR_INTEL,
|
||||||
CPU_VENDOR_AMD,
|
CPU_VENDOR_AMD,
|
||||||
|
CPU_VENDOR_HYGON,
|
||||||
// ARCH_ARM
|
// ARCH_ARM
|
||||||
CPU_VENDOR_ARM,
|
CPU_VENDOR_ARM,
|
||||||
CPU_VENDOR_APPLE,
|
CPU_VENDOR_APPLE,
|
||||||
@@ -16,7 +17,7 @@ enum {
|
|||||||
CPU_VENDOR_NVIDIA,
|
CPU_VENDOR_NVIDIA,
|
||||||
CPU_VENDOR_APM,
|
CPU_VENDOR_APM,
|
||||||
CPU_VENDOR_QUALCOMM,
|
CPU_VENDOR_QUALCOMM,
|
||||||
CPU_VENDOR_HUAWUEI,
|
CPU_VENDOR_HUAWEI,
|
||||||
CPU_VENDOR_SAMSUNG,
|
CPU_VENDOR_SAMSUNG,
|
||||||
CPU_VENDOR_MARVELL,
|
CPU_VENDOR_MARVELL,
|
||||||
CPU_VENDOR_PHYTIUM,
|
CPU_VENDOR_PHYTIUM,
|
||||||
@@ -32,12 +33,14 @@ enum {
|
|||||||
enum {
|
enum {
|
||||||
HV_VENDOR_KVM,
|
HV_VENDOR_KVM,
|
||||||
HV_VENDOR_QEMU,
|
HV_VENDOR_QEMU,
|
||||||
|
HV_VENDOR_VBOX,
|
||||||
HV_VENDOR_HYPERV,
|
HV_VENDOR_HYPERV,
|
||||||
HV_VENDOR_VMWARE,
|
HV_VENDOR_VMWARE,
|
||||||
HV_VENDOR_XEN,
|
HV_VENDOR_XEN,
|
||||||
HV_VENDOR_PARALLELS,
|
HV_VENDOR_PARALLELS,
|
||||||
HV_VENDOR_PHYP,
|
HV_VENDOR_PHYP,
|
||||||
HV_VENDOR_BHYVE,
|
HV_VENDOR_BHYVE,
|
||||||
|
HV_VENDOR_APPLEVZ,
|
||||||
HV_VENDOR_INVALID
|
HV_VENDOR_INVALID
|
||||||
};
|
};
|
||||||
|
|
||||||
|
|||||||
@@ -21,7 +21,7 @@
|
|||||||
#endif
|
#endif
|
||||||
|
|
||||||
#ifdef ARCH_X86
|
#ifdef ARCH_X86
|
||||||
static const char* ARCH_STR = "x86_64 build";
|
static const char* ARCH_STR = "x86 / x86_64 build";
|
||||||
#include "../x86/cpuid.h"
|
#include "../x86/cpuid.h"
|
||||||
#elif ARCH_PPC
|
#elif ARCH_PPC
|
||||||
static const char* ARCH_STR = "PowerPC build";
|
static const char* ARCH_STR = "PowerPC build";
|
||||||
@@ -51,7 +51,7 @@
|
|||||||
#endif
|
#endif
|
||||||
|
|
||||||
#ifndef GIT_FULL_VERSION
|
#ifndef GIT_FULL_VERSION
|
||||||
static const char* VERSION = "1.04";
|
static const char* VERSION = "1.05";
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
enum {
|
enum {
|
||||||
@@ -61,6 +61,14 @@ enum {
|
|||||||
|
|
||||||
int LOG_LEVEL;
|
int LOG_LEVEL;
|
||||||
|
|
||||||
|
void printBugMessage(FILE *restrict stream) {
|
||||||
|
#if defined(ARCH_X86) || defined(ARCH_PPC)
|
||||||
|
fprintf(stream, "Please, create a new issue with this error message, the output of 'cpufetch' and 'cpufetch --debug' on https://github.com/Dr-Noob/cpufetch/issues\n");
|
||||||
|
#elif ARCH_ARM
|
||||||
|
fprintf(stream, "Please, create a new issue with this error message, your smartphone/computer model, the output of 'cpufetch --verbose' and 'cpufetch --debug' on https://github.com/Dr-Noob/cpufetch/issues\n");
|
||||||
|
#endif
|
||||||
|
}
|
||||||
|
|
||||||
void printWarn(const char *fmt, ...) {
|
void printWarn(const char *fmt, ...) {
|
||||||
if(LOG_LEVEL == LOG_LEVEL_VERBOSE) {
|
if(LOG_LEVEL == LOG_LEVEL_VERBOSE) {
|
||||||
int buffer_size = 4096;
|
int buffer_size = 4096;
|
||||||
@@ -95,10 +103,40 @@ void printBug(const char *fmt, ...) {
|
|||||||
fprintf(stderr,RED "[ERROR]: "RESET "%s\n",buffer);
|
fprintf(stderr,RED "[ERROR]: "RESET "%s\n",buffer);
|
||||||
fprintf(stderr,"[VERSION]: ");
|
fprintf(stderr,"[VERSION]: ");
|
||||||
print_version(stderr);
|
print_version(stderr);
|
||||||
#if defined(ARCH_X86) || defined(ARCH_PPC)
|
printBugMessage(stderr);
|
||||||
fprintf(stderr, "Please, create a new issue with this error message, the output of 'cpufetch' and 'cpufetch --debug' on https://github.com/Dr-Noob/cpufetch/issues\n");
|
}
|
||||||
#elif ARCH_ARM
|
|
||||||
fprintf(stderr, "Please, create a new issue with this error message, your smartphone/computer model, the output of 'cpufetch --verbose' and 'cpufetch --debug' on https://github.com/Dr-Noob/cpufetch/issues\n");
|
bool isReleaseVersion(char *git_full_version) {
|
||||||
|
return strstr(git_full_version, "-") == NULL;
|
||||||
|
}
|
||||||
|
|
||||||
|
/// The unknown uarch errors are by far the most common error a user will encounter.
|
||||||
|
/// Rather than using the generic printBug function, which asks the user to report
|
||||||
|
/// the problem on the issues webpage, this function will check if the program is
|
||||||
|
/// the release version. In such case, support for this feature is most likely already
|
||||||
|
/// in the last version, so just tell the user to compile that one and not report this
|
||||||
|
/// in github.
|
||||||
|
void printBugCheckRelease(const char *fmt, ...) {
|
||||||
|
int buffer_size = 4096;
|
||||||
|
char buffer[buffer_size];
|
||||||
|
va_list args;
|
||||||
|
va_start(args, fmt);
|
||||||
|
vsnprintf(buffer,buffer_size, fmt, args);
|
||||||
|
va_end(args);
|
||||||
|
|
||||||
|
fprintf(stderr, RED "[ERROR]: "RESET "%s\n", buffer);
|
||||||
|
fprintf(stderr, "[VERSION]: ");
|
||||||
|
print_version(stderr);
|
||||||
|
|
||||||
|
#ifdef GIT_FULL_VERSION
|
||||||
|
if (isReleaseVersion(GIT_FULL_VERSION)) {
|
||||||
|
fprintf(stderr, RED "[ERROR]: "RESET "You are using an outdated version of cpufetch. Please compile cpufetch from source (see https://github.com/Dr-Noob/cpufetch?tab=readme-ov-file#22-building-from-source)");
|
||||||
|
}
|
||||||
|
else {
|
||||||
|
printBugMessage(stderr);
|
||||||
|
}
|
||||||
|
#else
|
||||||
|
printBugMessage(stderr);
|
||||||
#endif
|
#endif
|
||||||
}
|
}
|
||||||
|
|
||||||
|
|||||||
@@ -12,6 +12,7 @@ void set_log_level(bool verbose);
|
|||||||
void printWarn(const char *fmt, ...);
|
void printWarn(const char *fmt, ...);
|
||||||
void printErr(const char *fmt, ...);
|
void printErr(const char *fmt, ...);
|
||||||
void printBug(const char *fmt, ...);
|
void printBug(const char *fmt, ...);
|
||||||
|
void printBugCheckRelease(const char *fmt, ...);
|
||||||
int min(int a, int b);
|
int min(int a, int b);
|
||||||
int max(int a, int b);
|
int max(int a, int b);
|
||||||
char *strremove(char *str, const char *sub);
|
char *strremove(char *str, const char *sub);
|
||||||
|
|||||||
178
src/common/pci.c
Normal file
178
src/common/pci.c
Normal file
@@ -0,0 +1,178 @@
|
|||||||
|
#define _GNU_SOURCE
|
||||||
|
|
||||||
|
#include <sys/stat.h>
|
||||||
|
#include <dirent.h>
|
||||||
|
|
||||||
|
#include "udev.h"
|
||||||
|
#include "global.h"
|
||||||
|
#include "pci.h"
|
||||||
|
|
||||||
|
#ifndef PATH_MAX
|
||||||
|
#define PATH_MAX 1024
|
||||||
|
#endif
|
||||||
|
|
||||||
|
#define PCI_PATH "/sys/bus/pci/devices/"
|
||||||
|
#define MAX_LENGTH_PCI_DIR_NAME 1024
|
||||||
|
|
||||||
|
/*
|
||||||
|
* doc: https://wiki.osdev.org/PCI#Class_Codes
|
||||||
|
* https://pci-ids.ucw.cz/read/PC
|
||||||
|
*/
|
||||||
|
#define PCI_VENDOR_ID_AMD 0x1002
|
||||||
|
#define CLASS_VGA_CONTROLLER 0x0300
|
||||||
|
#define CLASS_3D_CONTROLLER 0x0302
|
||||||
|
|
||||||
|
// Return a list of PCI devices containing only
|
||||||
|
// the sysfs path
|
||||||
|
struct pci_devices * get_pci_paths(void) {
|
||||||
|
DIR *dirp;
|
||||||
|
|
||||||
|
if ((dirp = opendir(PCI_PATH)) == NULL) {
|
||||||
|
perror("opendir");
|
||||||
|
return NULL;
|
||||||
|
}
|
||||||
|
|
||||||
|
struct dirent *dp;
|
||||||
|
int numDirs = 0;
|
||||||
|
errno = 0;
|
||||||
|
|
||||||
|
while ((dp = readdir(dirp)) != NULL) {
|
||||||
|
if (strcmp(dp->d_name, ".") != 0 && strcmp(dp->d_name, "..") != 0)
|
||||||
|
numDirs++;
|
||||||
|
}
|
||||||
|
if (errno != 0) {
|
||||||
|
perror("readdir");
|
||||||
|
return NULL;
|
||||||
|
}
|
||||||
|
|
||||||
|
rewinddir(dirp);
|
||||||
|
|
||||||
|
struct pci_devices * pci = emalloc(sizeof(struct pci_devices));
|
||||||
|
pci->num_devices = numDirs;
|
||||||
|
pci->devices = emalloc(sizeof(struct pci_device) * pci->num_devices);
|
||||||
|
char * full_path = emalloc(PATH_MAX * sizeof(char));
|
||||||
|
struct stat stbuf;
|
||||||
|
int i = 0;
|
||||||
|
|
||||||
|
while ((dp = readdir(dirp)) != NULL) {
|
||||||
|
if (strcmp(dp->d_name, ".") == 0 || strcmp(dp->d_name, "..") == 0)
|
||||||
|
continue;
|
||||||
|
|
||||||
|
if (strlen(dp->d_name) > MAX_LENGTH_PCI_DIR_NAME) {
|
||||||
|
printErr("Directory name is too long: %s", dp->d_name);
|
||||||
|
return NULL;
|
||||||
|
}
|
||||||
|
|
||||||
|
memset(full_path, 0, PATH_MAX * sizeof(char));
|
||||||
|
snprintf(full_path, min(strlen(PCI_PATH) + strlen(dp->d_name) + 1, PATH_MAX), "%s%s", PCI_PATH, dp->d_name);
|
||||||
|
|
||||||
|
if (stat(full_path, &stbuf) == -1) {
|
||||||
|
perror("stat");
|
||||||
|
return NULL;
|
||||||
|
}
|
||||||
|
|
||||||
|
if ((stbuf.st_mode & S_IFMT) == S_IFDIR) {
|
||||||
|
int strLen = min(MAX_LENGTH_PCI_DIR_NAME, strlen(dp->d_name)) + 1;
|
||||||
|
pci->devices[i] = emalloc(sizeof(struct pci_device));
|
||||||
|
pci->devices[i]->path = ecalloc(sizeof(char), strLen);
|
||||||
|
strncpy(pci->devices[i]->path, dp->d_name, strLen);
|
||||||
|
i++;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
if (errno != 0) {
|
||||||
|
perror("readdir");
|
||||||
|
return NULL;
|
||||||
|
}
|
||||||
|
|
||||||
|
return pci;
|
||||||
|
}
|
||||||
|
|
||||||
|
// For each PCI device in the list pci, fetch its vendor and
|
||||||
|
// device id using sysfs (e.g., /sys/bus/pci/devices/XXX/{vendor/device})
|
||||||
|
void populate_pci_devices(struct pci_devices * pci) {
|
||||||
|
int filelen;
|
||||||
|
char* buf;
|
||||||
|
|
||||||
|
for (int i=0; i < pci->num_devices; i++) {
|
||||||
|
struct pci_device* dev = pci->devices[i];
|
||||||
|
int path_size = strlen(PCI_PATH) + strlen(dev->path) + 2;
|
||||||
|
|
||||||
|
// Read vendor_id
|
||||||
|
char *vendor_id_path = emalloc(sizeof(char) * (path_size + strlen("vendor")));
|
||||||
|
sprintf(vendor_id_path, "%s/%s/%s", PCI_PATH, dev->path, "vendor");
|
||||||
|
|
||||||
|
if ((buf = read_file(vendor_id_path, &filelen)) == NULL) {
|
||||||
|
printWarn("read_file: %s: %s\n", vendor_id_path, strerror(errno));
|
||||||
|
dev->vendor_id = 0;
|
||||||
|
}
|
||||||
|
else {
|
||||||
|
dev->vendor_id = strtol(buf, NULL, 16);
|
||||||
|
}
|
||||||
|
|
||||||
|
// Read device_id
|
||||||
|
char *device_id_path = emalloc(sizeof(char) * (path_size + strlen("device")));
|
||||||
|
sprintf(device_id_path, "%s/%s/%s", PCI_PATH, dev->path, "device");
|
||||||
|
|
||||||
|
if ((buf = read_file(device_id_path, &filelen)) == NULL) {
|
||||||
|
printWarn("read_file: %s: %s\n", device_id_path, strerror(errno));
|
||||||
|
dev->device_id = 0;
|
||||||
|
}
|
||||||
|
else {
|
||||||
|
dev->device_id = strtol(buf, NULL, 16);
|
||||||
|
}
|
||||||
|
|
||||||
|
free(vendor_id_path);
|
||||||
|
free(device_id_path);
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
// Right now, we are interested in PCI devices which
|
||||||
|
// vendor is NVIDIA (to be extended in the future).
|
||||||
|
// Should we also restrict to VGA controllers only?
|
||||||
|
bool pci_device_is_useful(struct pci_device* dev) {
|
||||||
|
return dev->vendor_id == PCI_VENDOR_NVIDIA;
|
||||||
|
}
|
||||||
|
|
||||||
|
// Filter the input list in order to get only those PCI devices which
|
||||||
|
// we are interested in (decided by pci_device_is_useful)
|
||||||
|
// and return the filtered result.
|
||||||
|
struct pci_devices * filter_pci_devices(struct pci_devices * pci) {
|
||||||
|
int * devices_to_get = emalloc(sizeof(int) * pci->num_devices);
|
||||||
|
int dev_ptr = 0;
|
||||||
|
|
||||||
|
for (int i=0; i < pci->num_devices; i++) {
|
||||||
|
if (pci_device_is_useful(pci->devices[i])) {
|
||||||
|
devices_to_get[dev_ptr] = i;
|
||||||
|
dev_ptr++;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
struct pci_devices * pci_filtered = emalloc(sizeof(struct pci_devices));
|
||||||
|
pci_filtered->num_devices = dev_ptr;
|
||||||
|
|
||||||
|
if (pci_filtered->num_devices == 0) {
|
||||||
|
pci_filtered->devices = NULL;
|
||||||
|
}
|
||||||
|
else {
|
||||||
|
pci_filtered->devices = emalloc(sizeof(struct pci_device) * pci_filtered->num_devices);
|
||||||
|
|
||||||
|
for (int i=0; i < pci_filtered->num_devices; i++)
|
||||||
|
pci_filtered->devices[i] = pci->devices[devices_to_get[i]];
|
||||||
|
}
|
||||||
|
|
||||||
|
return pci_filtered;
|
||||||
|
}
|
||||||
|
|
||||||
|
// Return a list of PCI devices that could be used to infer the SoC.
|
||||||
|
// The criteria to determine which devices are suitable for this task
|
||||||
|
// is decided in filter_pci_devices.
|
||||||
|
struct pci_devices * get_pci_devices(void) {
|
||||||
|
struct pci_devices * pci = get_pci_paths();
|
||||||
|
|
||||||
|
if (pci == NULL)
|
||||||
|
return NULL;
|
||||||
|
|
||||||
|
populate_pci_devices(pci);
|
||||||
|
|
||||||
|
return filter_pci_devices(pci);
|
||||||
|
}
|
||||||
20
src/common/pci.h
Normal file
20
src/common/pci.h
Normal file
@@ -0,0 +1,20 @@
|
|||||||
|
#ifndef __PCI__
|
||||||
|
#define __PCI__
|
||||||
|
|
||||||
|
#define PCI_VENDOR_NVIDIA 0x10de
|
||||||
|
#define PCI_DEVICE_TEGRA_X1 0x0faf
|
||||||
|
|
||||||
|
struct pci_device {
|
||||||
|
char * path;
|
||||||
|
uint16_t vendor_id;
|
||||||
|
uint16_t device_id;
|
||||||
|
};
|
||||||
|
|
||||||
|
struct pci_devices {
|
||||||
|
struct pci_device ** devices;
|
||||||
|
int num_devices;
|
||||||
|
};
|
||||||
|
|
||||||
|
struct pci_devices * get_pci_devices(void);
|
||||||
|
|
||||||
|
#endif
|
||||||
@@ -336,6 +336,13 @@ struct ascii_logo* choose_ascii_art_aux(struct ascii_logo* logo_long, struct asc
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
// https://no-color.org/
|
||||||
|
bool is_color_enabled(void) {
|
||||||
|
const char *var_name = "NO_COLOR";
|
||||||
|
char *no_color = getenv(var_name);
|
||||||
|
return no_color == NULL || no_color[0] == '\0';
|
||||||
|
}
|
||||||
|
|
||||||
void choose_ascii_art(struct ascii* art, struct color** cs, struct terminal* term, int lf) {
|
void choose_ascii_art(struct ascii* art, struct color** cs, struct terminal* term, int lf) {
|
||||||
// 1. Choose logo
|
// 1. Choose logo
|
||||||
#ifdef ARCH_X86
|
#ifdef ARCH_X86
|
||||||
@@ -350,6 +357,9 @@ void choose_ascii_art(struct ascii* art, struct color** cs, struct terminal* ter
|
|||||||
else if(art->vendor == CPU_VENDOR_AMD) {
|
else if(art->vendor == CPU_VENDOR_AMD) {
|
||||||
art->art = choose_ascii_art_aux(&logo_amd_l, &logo_amd, term, lf);
|
art->art = choose_ascii_art_aux(&logo_amd_l, &logo_amd, term, lf);
|
||||||
}
|
}
|
||||||
|
else if(art->vendor == CPU_VENDOR_HYGON) {
|
||||||
|
art->art = &logo_hygon;
|
||||||
|
}
|
||||||
else {
|
else {
|
||||||
art->art = &logo_unknown;
|
art->art = &logo_unknown;
|
||||||
}
|
}
|
||||||
@@ -364,6 +374,8 @@ void choose_ascii_art(struct ascii* art, struct color** cs, struct terminal* ter
|
|||||||
art->art = &logo_exynos;
|
art->art = &logo_exynos;
|
||||||
else if(art->vendor == SOC_VENDOR_KIRIN)
|
else if(art->vendor == SOC_VENDOR_KIRIN)
|
||||||
art->art = &logo_kirin;
|
art->art = &logo_kirin;
|
||||||
|
else if(art->vendor == SOC_VENDOR_KUNPENG)
|
||||||
|
art->art = &logo_kunpeng;
|
||||||
else if(art->vendor == SOC_VENDOR_BROADCOM)
|
else if(art->vendor == SOC_VENDOR_BROADCOM)
|
||||||
art->art = &logo_broadcom;
|
art->art = &logo_broadcom;
|
||||||
else if(art->vendor == SOC_VENDOR_APPLE)
|
else if(art->vendor == SOC_VENDOR_APPLE)
|
||||||
@@ -374,6 +386,8 @@ void choose_ascii_art(struct ascii* art, struct color** cs, struct terminal* ter
|
|||||||
art->art = &logo_allwinner;
|
art->art = &logo_allwinner;
|
||||||
else if(art->vendor == SOC_VENDOR_ROCKCHIP)
|
else if(art->vendor == SOC_VENDOR_ROCKCHIP)
|
||||||
art->art = &logo_rockchip;
|
art->art = &logo_rockchip;
|
||||||
|
else if(art->vendor == SOC_VENDOR_NVIDIA)
|
||||||
|
art->art = choose_ascii_art_aux(&logo_nvidia_l, &logo_nvidia, term, lf);
|
||||||
else {
|
else {
|
||||||
art->art = choose_ascii_art_aux(&logo_arm_l, &logo_arm, term, lf);
|
art->art = choose_ascii_art_aux(&logo_arm_l, &logo_arm, term, lf);
|
||||||
}
|
}
|
||||||
@@ -392,6 +406,9 @@ void choose_ascii_art(struct ascii* art, struct color** cs, struct terminal* ter
|
|||||||
|
|
||||||
// 2. Choose colors
|
// 2. Choose colors
|
||||||
struct ascii_logo* logo = art->art;
|
struct ascii_logo* logo = art->art;
|
||||||
|
bool color = is_color_enabled();
|
||||||
|
if (!color)
|
||||||
|
art->style = STYLE_LEGACY;
|
||||||
|
|
||||||
switch(art->style) {
|
switch(art->style) {
|
||||||
case STYLE_LEGACY:
|
case STYLE_LEGACY:
|
||||||
|
|||||||
@@ -15,10 +15,12 @@ static char* soc_trademark_string[] = {
|
|||||||
[SOC_VENDOR_MEDIATEK] = "MediaTek ",
|
[SOC_VENDOR_MEDIATEK] = "MediaTek ",
|
||||||
[SOC_VENDOR_EXYNOS] = "Exynos ",
|
[SOC_VENDOR_EXYNOS] = "Exynos ",
|
||||||
[SOC_VENDOR_KIRIN] = "Kirin ",
|
[SOC_VENDOR_KIRIN] = "Kirin ",
|
||||||
|
[SOC_VENDOR_KUNPENG] = "Kunpeng ",
|
||||||
[SOC_VENDOR_BROADCOM] = "Broadcom BCM",
|
[SOC_VENDOR_BROADCOM] = "Broadcom BCM",
|
||||||
[SOC_VENDOR_APPLE] = "Apple ",
|
[SOC_VENDOR_APPLE] = "Apple ",
|
||||||
[SOC_VENDOR_ROCKCHIP] = "Rockchip ",
|
[SOC_VENDOR_ROCKCHIP] = "Rockchip ",
|
||||||
[SOC_VENDOR_GOOGLE] = "Google ",
|
[SOC_VENDOR_GOOGLE] = "Google ",
|
||||||
|
[SOC_VENDOR_NVIDIA] = "NVIDIA ",
|
||||||
// RISC-V
|
// RISC-V
|
||||||
[SOC_VENDOR_SIFIVE] = "SiFive ",
|
[SOC_VENDOR_SIFIVE] = "SiFive ",
|
||||||
[SOC_VENDOR_STARFIVE] = "StarFive ",
|
[SOC_VENDOR_STARFIVE] = "StarFive ",
|
||||||
|
|||||||
@@ -19,10 +19,12 @@ enum {
|
|||||||
SOC_VENDOR_MEDIATEK,
|
SOC_VENDOR_MEDIATEK,
|
||||||
SOC_VENDOR_EXYNOS,
|
SOC_VENDOR_EXYNOS,
|
||||||
SOC_VENDOR_KIRIN,
|
SOC_VENDOR_KIRIN,
|
||||||
|
SOC_VENDOR_KUNPENG,
|
||||||
SOC_VENDOR_BROADCOM,
|
SOC_VENDOR_BROADCOM,
|
||||||
SOC_VENDOR_APPLE,
|
SOC_VENDOR_APPLE,
|
||||||
SOC_VENDOR_ROCKCHIP,
|
SOC_VENDOR_ROCKCHIP,
|
||||||
SOC_VENDOR_GOOGLE,
|
SOC_VENDOR_GOOGLE,
|
||||||
|
SOC_VENDOR_NVIDIA,
|
||||||
// RISC-V
|
// RISC-V
|
||||||
SOC_VENDOR_SIFIVE,
|
SOC_VENDOR_SIFIVE,
|
||||||
SOC_VENDOR_STARFIVE,
|
SOC_VENDOR_STARFIVE,
|
||||||
@@ -39,7 +41,7 @@ struct system_on_chip {
|
|||||||
char* raw_name;
|
char* raw_name;
|
||||||
};
|
};
|
||||||
|
|
||||||
struct system_on_chip* get_soc(void);
|
struct system_on_chip* get_soc(struct cpuInfo* cpu);
|
||||||
char* get_soc_name(struct system_on_chip* soc);
|
char* get_soc_name(struct system_on_chip* soc);
|
||||||
VENDOR get_soc_vendor(struct system_on_chip* soc);
|
VENDOR get_soc_vendor(struct system_on_chip* soc);
|
||||||
bool match_soc(struct system_on_chip* soc, char* raw_name, char* expected_name, char* soc_name, SOC soc_model, int32_t process);
|
bool match_soc(struct system_on_chip* soc, char* raw_name, char* expected_name, char* soc_name, SOC soc_model, int32_t process);
|
||||||
|
|||||||
@@ -14,12 +14,14 @@
|
|||||||
static char *hv_vendors_name[] = {
|
static char *hv_vendors_name[] = {
|
||||||
[HV_VENDOR_KVM] = "KVM",
|
[HV_VENDOR_KVM] = "KVM",
|
||||||
[HV_VENDOR_QEMU] = "QEMU",
|
[HV_VENDOR_QEMU] = "QEMU",
|
||||||
|
[HV_VENDOR_VBOX] = "VirtualBox",
|
||||||
[HV_VENDOR_HYPERV] = "Microsoft Hyper-V",
|
[HV_VENDOR_HYPERV] = "Microsoft Hyper-V",
|
||||||
[HV_VENDOR_VMWARE] = "VMware",
|
[HV_VENDOR_VMWARE] = "VMware",
|
||||||
[HV_VENDOR_XEN] = "Xen",
|
[HV_VENDOR_XEN] = "Xen",
|
||||||
[HV_VENDOR_PARALLELS] = "Parallels",
|
[HV_VENDOR_PARALLELS] = "Parallels",
|
||||||
[HV_VENDOR_PHYP] = "pHyp",
|
[HV_VENDOR_PHYP] = "pHyp",
|
||||||
[HV_VENDOR_BHYVE] = "bhyve",
|
[HV_VENDOR_BHYVE] = "bhyve",
|
||||||
|
[HV_VENDOR_APPLEVZ] = "Apple VZ",
|
||||||
[HV_VENDOR_INVALID] = STRING_UNKNOWN
|
[HV_VENDOR_INVALID] = STRING_UNKNOWN
|
||||||
};
|
};
|
||||||
|
|
||||||
|
|||||||
@@ -280,9 +280,6 @@ char* get_str_process(struct cpuInfo* cpu) {
|
|||||||
if(process == UNK) {
|
if(process == UNK) {
|
||||||
snprintf(str, strlen(STRING_UNKNOWN)+1, STRING_UNKNOWN);
|
snprintf(str, strlen(STRING_UNKNOWN)+1, STRING_UNKNOWN);
|
||||||
}
|
}
|
||||||
else if(process > 100) {
|
|
||||||
sprintf(str, "%.2fum", (double)process/100);
|
|
||||||
}
|
|
||||||
else if(process > 0){
|
else if(process > 0){
|
||||||
sprintf(str, "%dnm", process);
|
sprintf(str, "%dnm", process);
|
||||||
}
|
}
|
||||||
|
|||||||
@@ -163,7 +163,7 @@ struct cpuInfo* get_cpu_info(void) {
|
|||||||
cpu->ext = get_extensions_from_str(ext_str);
|
cpu->ext = get_extensions_from_str(ext_str);
|
||||||
if(cpu->ext->str != NULL && cpu->ext->mask == 0) return NULL;
|
if(cpu->ext->str != NULL && cpu->ext->mask == 0) return NULL;
|
||||||
cpu->arch = get_uarch_from_cpuinfo_str(cpuinfo_str, cpu);
|
cpu->arch = get_uarch_from_cpuinfo_str(cpuinfo_str, cpu);
|
||||||
cpu->soc = get_soc();
|
cpu->soc = get_soc(cpu);
|
||||||
cpu->freq = get_frequency_info(0);
|
cpu->freq = get_frequency_info(0);
|
||||||
cpu->peak_performance = get_peak_performance(cpu);
|
cpu->peak_performance = get_peak_performance(cpu);
|
||||||
|
|
||||||
|
|||||||
@@ -65,7 +65,7 @@ struct system_on_chip* guess_soc_from_devtree(struct system_on_chip* soc) {
|
|||||||
return soc;
|
return soc;
|
||||||
}
|
}
|
||||||
|
|
||||||
struct system_on_chip* get_soc(void) {
|
struct system_on_chip* get_soc(struct cpuInfo* cpu) {
|
||||||
struct system_on_chip* soc = emalloc(sizeof(struct system_on_chip));
|
struct system_on_chip* soc = emalloc(sizeof(struct system_on_chip));
|
||||||
soc->raw_name = NULL;
|
soc->raw_name = NULL;
|
||||||
soc->soc_vendor = SOC_VENDOR_UNKNOWN;
|
soc->soc_vendor = SOC_VENDOR_UNKNOWN;
|
||||||
|
|||||||
@@ -5,6 +5,6 @@
|
|||||||
#include "../common/cpu.h"
|
#include "../common/cpu.h"
|
||||||
#include <stdint.h>
|
#include <stdint.h>
|
||||||
|
|
||||||
struct system_on_chip* get_soc(void);
|
struct system_on_chip* get_soc(struct cpuInfo* cpu);
|
||||||
|
|
||||||
#endif
|
#endif
|
||||||
|
|||||||
@@ -22,27 +22,32 @@
|
|||||||
|
|
||||||
#define CPU_VENDOR_INTEL_STRING "GenuineIntel"
|
#define CPU_VENDOR_INTEL_STRING "GenuineIntel"
|
||||||
#define CPU_VENDOR_AMD_STRING "AuthenticAMD"
|
#define CPU_VENDOR_AMD_STRING "AuthenticAMD"
|
||||||
|
#define CPU_VENDOR_HYGON_STRING "HygonGenuine"
|
||||||
|
|
||||||
static const char *hv_vendors_string[] = {
|
static const char *hv_vendors_string[] = {
|
||||||
[HV_VENDOR_KVM] = "KVMKVMKVM",
|
[HV_VENDOR_KVM] = "KVMKVMKVM",
|
||||||
[HV_VENDOR_QEMU] = "TCGTCGTCGTCG",
|
[HV_VENDOR_QEMU] = "TCGTCGTCGTCG",
|
||||||
|
[HV_VENDOR_VBOX] = "VBoxVBoxVBox",
|
||||||
[HV_VENDOR_HYPERV] = "Microsoft Hv",
|
[HV_VENDOR_HYPERV] = "Microsoft Hv",
|
||||||
[HV_VENDOR_VMWARE] = "VMwareVMware",
|
[HV_VENDOR_VMWARE] = "VMwareVMware",
|
||||||
[HV_VENDOR_XEN] = "XenVMMXenVMM",
|
[HV_VENDOR_XEN] = "XenVMMXenVMM",
|
||||||
[HV_VENDOR_PARALLELS] = "lrpepyh vr",
|
[HV_VENDOR_PARALLELS] = "lrpepyh vr",
|
||||||
|
[HV_VENDOR_PHYP] = NULL,
|
||||||
[HV_VENDOR_BHYVE] = "bhyve bhyve ",
|
[HV_VENDOR_BHYVE] = "bhyve bhyve ",
|
||||||
[HV_VENDOR_PHYP] = NULL
|
[HV_VENDOR_APPLEVZ] = "Apple VZ"
|
||||||
};
|
};
|
||||||
|
|
||||||
static char *hv_vendors_name[] = {
|
static char *hv_vendors_name[] = {
|
||||||
[HV_VENDOR_KVM] = "KVM",
|
[HV_VENDOR_KVM] = "KVM",
|
||||||
[HV_VENDOR_QEMU] = "QEMU",
|
[HV_VENDOR_QEMU] = "QEMU",
|
||||||
|
[HV_VENDOR_VBOX] = "VirtualBox",
|
||||||
[HV_VENDOR_HYPERV] = "Microsoft Hyper-V",
|
[HV_VENDOR_HYPERV] = "Microsoft Hyper-V",
|
||||||
[HV_VENDOR_VMWARE] = "VMware",
|
[HV_VENDOR_VMWARE] = "VMware",
|
||||||
[HV_VENDOR_XEN] = "Xen",
|
[HV_VENDOR_XEN] = "Xen",
|
||||||
[HV_VENDOR_PARALLELS] = "Parallels",
|
[HV_VENDOR_PARALLELS] = "Parallels",
|
||||||
[HV_VENDOR_PHYP] = "pHyp",
|
[HV_VENDOR_PHYP] = "pHyp",
|
||||||
[HV_VENDOR_BHYVE] = "bhyve",
|
[HV_VENDOR_BHYVE] = "bhyve",
|
||||||
|
[HV_VENDOR_APPLEVZ] = "Apple VZ",
|
||||||
[HV_VENDOR_INVALID] = STRING_UNKNOWN
|
[HV_VENDOR_INVALID] = STRING_UNKNOWN
|
||||||
};
|
};
|
||||||
|
|
||||||
@@ -284,7 +289,7 @@ struct hypervisor* get_hp_info(bool hv_present) {
|
|||||||
|
|
||||||
if(!found) {
|
if(!found) {
|
||||||
hv->hv_vendor = HV_VENDOR_INVALID;
|
hv->hv_vendor = HV_VENDOR_INVALID;
|
||||||
printBug("Unknown hypervisor vendor: %s", name);
|
printBug("Unknown hypervisor vendor: '%s'", name);
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
@@ -466,6 +471,8 @@ struct cpuInfo* get_cpu_info(void) {
|
|||||||
cpu->cpu_vendor = CPU_VENDOR_INTEL;
|
cpu->cpu_vendor = CPU_VENDOR_INTEL;
|
||||||
else if (strcmp(CPU_VENDOR_AMD_STRING,name) == 0)
|
else if (strcmp(CPU_VENDOR_AMD_STRING,name) == 0)
|
||||||
cpu->cpu_vendor = CPU_VENDOR_AMD;
|
cpu->cpu_vendor = CPU_VENDOR_AMD;
|
||||||
|
else if (strcmp(CPU_VENDOR_HYGON_STRING,name) == 0)
|
||||||
|
cpu->cpu_vendor = CPU_VENDOR_HYGON;
|
||||||
else {
|
else {
|
||||||
cpu->cpu_vendor = CPU_VENDOR_INVALID;
|
cpu->cpu_vendor = CPU_VENDOR_INVALID;
|
||||||
printErr("Unknown CPU vendor: %s", name);
|
printErr("Unknown CPU vendor: %s", name);
|
||||||
@@ -484,9 +491,8 @@ struct cpuInfo* get_cpu_info(void) {
|
|||||||
cpu->cpu_name = get_str_cpu_name_internal();
|
cpu->cpu_name = get_str_cpu_name_internal();
|
||||||
}
|
}
|
||||||
else {
|
else {
|
||||||
cpu->cpu_name = emalloc(sizeof(char) * (strlen(STRING_UNKNOWN) + 1));
|
cpu->cpu_name = NULL;
|
||||||
strcpy(cpu->cpu_name, STRING_UNKNOWN);
|
printWarn("Can't read CPU name from cpuid (needed extended level is 0x%.8X, max is 0x%.8X)", 0x80000004, cpu->maxExtendedLevels);
|
||||||
printWarn("Can't read cpu name from cpuid (needed extended level is 0x%.8X, max is 0x%.8X)", 0x80000004, cpu->maxExtendedLevels);
|
|
||||||
}
|
}
|
||||||
|
|
||||||
cpu->topology_extensions = false;
|
cpu->topology_extensions = false;
|
||||||
@@ -536,12 +542,17 @@ struct cpuInfo* get_cpu_info(void) {
|
|||||||
ptr->first_core_id = first_core;
|
ptr->first_core_id = first_core;
|
||||||
ptr->feat = get_features_info(ptr);
|
ptr->feat = get_features_info(ptr);
|
||||||
|
|
||||||
// If any field of the struct is NULL,
|
|
||||||
// return inmideately, as further functions
|
|
||||||
// require valid fields (cach, topo, etc)
|
|
||||||
ptr->arch = get_cpu_uarch(ptr);
|
ptr->arch = get_cpu_uarch(ptr);
|
||||||
ptr->freq = get_frequency_info(ptr);
|
ptr->freq = get_frequency_info(ptr);
|
||||||
|
|
||||||
|
if (cpu->cpu_name == NULL && ptr == cpu) {
|
||||||
|
// If we couldnt read CPU name from cpuid, infer it now
|
||||||
|
cpu->cpu_name = infer_cpu_name_from_uarch(cpu->arch);
|
||||||
|
}
|
||||||
|
|
||||||
|
// If any field of the struct is NULL,
|
||||||
|
// return early, as next functions
|
||||||
|
// require non NULL fields in cach and topo
|
||||||
ptr->cach = get_cache_info(ptr);
|
ptr->cach = get_cache_info(ptr);
|
||||||
if(ptr->cach == NULL) return cpu;
|
if(ptr->cach == NULL) return cpu;
|
||||||
|
|
||||||
@@ -710,6 +721,7 @@ struct topology* get_topology_info(struct cpuInfo* cpu, struct cache* cach, int
|
|||||||
}
|
}
|
||||||
break;
|
break;
|
||||||
case CPU_VENDOR_AMD:
|
case CPU_VENDOR_AMD:
|
||||||
|
case CPU_VENDOR_HYGON:
|
||||||
if (cpu->maxExtendedLevels >= 0x80000008) {
|
if (cpu->maxExtendedLevels >= 0x80000008) {
|
||||||
eax = 0x80000008;
|
eax = 0x80000008;
|
||||||
cpuid(&eax, &ebx, &ecx, &edx);
|
cpuid(&eax, &ebx, &ecx, &edx);
|
||||||
|
|||||||
330
src/x86/uarch.c
330
src/x86/uarch.c
@@ -48,7 +48,9 @@ enum {
|
|||||||
UARCH_UNKNOWN,
|
UARCH_UNKNOWN,
|
||||||
// INTEL //
|
// INTEL //
|
||||||
UARCH_P5,
|
UARCH_P5,
|
||||||
UARCH_P6,
|
UARCH_P5_MMX,
|
||||||
|
UARCH_P6_PENTIUM_II,
|
||||||
|
UARCH_P6_PENTIUM_III,
|
||||||
UARCH_DOTHAN,
|
UARCH_DOTHAN,
|
||||||
UARCH_YONAH,
|
UARCH_YONAH,
|
||||||
UARCH_MEROM,
|
UARCH_MEROM,
|
||||||
@@ -125,8 +127,7 @@ struct uarch {
|
|||||||
#define UARCH_START if (false) {}
|
#define UARCH_START if (false) {}
|
||||||
#define CHECK_UARCH(arch, ef_, f_, em_, m_, s_, str, uarch, process) \
|
#define CHECK_UARCH(arch, ef_, f_, em_, m_, s_, str, uarch, process) \
|
||||||
else if (ef_ == ef && f_ == f && (em_ == NA || em_ == em) && (m_ == NA || m_ == m) && (s_ == NA || s_ == s)) fill_uarch(arch, str, uarch, process);
|
else if (ef_ == ef && f_ == f && (em_ == NA || em_ == em) && (m_ == NA || m_ == m) && (s_ == NA || s_ == s)) fill_uarch(arch, str, uarch, process);
|
||||||
#define UARCH_END else { printErr("Unknown microarchitecture detected: M=0x%X EM=0x%X F=0x%X EF=0x%X S=0x%X", m, em, f, ef, s); \
|
#define UARCH_END else { printBugCheckRelease("Unknown microarchitecture detected: M=0x%X EM=0x%X F=0x%X EF=0x%X S=0x%X", m, em, f, ef, s); \
|
||||||
fprintf(stderr, "Please see https://github.com/Dr-Noob/cpufetch#61-unknown-microarchitecture-error to know how to report this error\n"); \
|
|
||||||
fill_uarch(arch, STRING_UNKNOWN, UARCH_UNKNOWN, UNK); }
|
fill_uarch(arch, STRING_UNKNOWN, UARCH_UNKNOWN, UNK); }
|
||||||
|
|
||||||
void fill_uarch(struct uarch* arch, char* str, MICROARCH u, uint32_t process) {
|
void fill_uarch(struct uarch* arch, char* str, MICROARCH u, uint32_t process) {
|
||||||
@@ -140,128 +141,128 @@ void fill_uarch(struct uarch* arch, char* str, MICROARCH u, uint32_t process) {
|
|||||||
struct uarch* get_uarch_from_cpuid_intel(uint32_t ef, uint32_t f, uint32_t em, uint32_t m, int s) {
|
struct uarch* get_uarch_from_cpuid_intel(uint32_t ef, uint32_t f, uint32_t em, uint32_t m, int s) {
|
||||||
struct uarch* arch = emalloc(sizeof(struct uarch));
|
struct uarch* arch = emalloc(sizeof(struct uarch));
|
||||||
|
|
||||||
// EF: Extended Family //
|
// EF: Extended Family //
|
||||||
// F: Family //
|
// F: Family //
|
||||||
// EM: Extended Model //
|
// EM: Extended Model //
|
||||||
// M: Model //
|
// M: Model //
|
||||||
// S: Stepping //
|
// S: Stepping //
|
||||||
// ----------------------------------------------------------------------------- //
|
// ------------------------------------------------------------------------------- //
|
||||||
// EF F EM M S //
|
// EF F EM M S //
|
||||||
UARCH_START
|
UARCH_START
|
||||||
CHECK_UARCH(arch, 0, 5, 0, 0, NA, "P5", UARCH_P5, 800)
|
CHECK_UARCH(arch, 0, 5, 0, 0, NA, "P5", UARCH_P5, 800)
|
||||||
CHECK_UARCH(arch, 0, 5, 0, 1, NA, "P5", UARCH_P5, 800)
|
CHECK_UARCH(arch, 0, 5, 0, 1, NA, "P5", UARCH_P5, 800)
|
||||||
CHECK_UARCH(arch, 0, 5, 0, 2, NA, "P5", UARCH_P5, UNK)
|
CHECK_UARCH(arch, 0, 5, 0, 2, NA, "P5", UARCH_P5, UNK)
|
||||||
CHECK_UARCH(arch, 0, 5, 0, 3, NA, "P5", UARCH_P5, 600)
|
CHECK_UARCH(arch, 0, 5, 0, 3, NA, "P5", UARCH_P5, 600)
|
||||||
CHECK_UARCH(arch, 0, 5, 0, 4, NA, "P5 MMX", UARCH_P5, UNK)
|
CHECK_UARCH(arch, 0, 5, 0, 4, NA, "P5 (MMX)", UARCH_P5_MMX, UNK)
|
||||||
CHECK_UARCH(arch, 0, 5, 0, 7, NA, "P5 MMX", UARCH_P5, UNK)
|
CHECK_UARCH(arch, 0, 5, 0, 7, NA, "P5 (MMX)", UARCH_P5_MMX, UNK)
|
||||||
CHECK_UARCH(arch, 0, 5, 0, 8, NA, "P5 MMX", UARCH_P5, 250)
|
CHECK_UARCH(arch, 0, 5, 0, 8, NA, "P5 (MMX)", UARCH_P5_MMX, 250)
|
||||||
CHECK_UARCH(arch, 0, 5, 0, 9, 0, "Lakemont", UARCH_LAKEMONT, 32)
|
CHECK_UARCH(arch, 0, 5, 0, 9, 0, "Lakemont", UARCH_LAKEMONT, 32)
|
||||||
CHECK_UARCH(arch, 0, 5, 0, 9, NA, "P5 MMX", UARCH_P5, UNK)
|
CHECK_UARCH(arch, 0, 5, 0, 9, NA, "P5 (MMX)", UARCH_P5_MMX, UNK)
|
||||||
CHECK_UARCH(arch, 0, 5, 0, 10, 0, "Lakemont", UARCH_LAKEMONT, 32)
|
CHECK_UARCH(arch, 0, 5, 0, 10, 0, "Lakemont", UARCH_LAKEMONT, 32)
|
||||||
CHECK_UARCH(arch, 0, 6, 0, 0, NA, "P6 Pentium II", UARCH_P6, UNK)
|
CHECK_UARCH(arch, 0, 6, 0, 0, NA, "P6 (Pentium II)", UARCH_P6_PENTIUM_II, UNK)
|
||||||
CHECK_UARCH(arch, 0, 6, 0, 1, NA, "P6 Pentium II", UARCH_P6, UNK) // process depends on core
|
CHECK_UARCH(arch, 0, 6, 0, 1, NA, "P6 (Pentium II)", UARCH_P6_PENTIUM_II, UNK) // process depends on core
|
||||||
CHECK_UARCH(arch, 0, 6, 0, 2, NA, "P6 Pentium II", UARCH_P6, UNK)
|
CHECK_UARCH(arch, 0, 6, 0, 2, NA, "P6 (Pentium II)", UARCH_P6_PENTIUM_II, UNK)
|
||||||
CHECK_UARCH(arch, 0, 6, 0, 3, NA, "P6 Pentium II", UARCH_P6, 350)
|
CHECK_UARCH(arch, 0, 6, 0, 3, NA, "P6 (Klamath)", UARCH_P6_PENTIUM_II, 350) // http://instlatx64.atw.hu.
|
||||||
CHECK_UARCH(arch, 0, 6, 0, 4, NA, "P6 Pentium II", UARCH_P6, UNK)
|
CHECK_UARCH(arch, 0, 6, 0, 4, NA, "P6 (Pentium II)", UARCH_P6_PENTIUM_II, UNK)
|
||||||
CHECK_UARCH(arch, 0, 6, 0, 5, NA, "P6 Pentium II", UARCH_P6, 250)
|
CHECK_UARCH(arch, 0, 6, 0, 5, NA, "P6 (Deschutes)", UARCH_P6_PENTIUM_II, 250) // http://instlatx64.atw.hu.
|
||||||
CHECK_UARCH(arch, 0, 6, 0, 6, NA, "P6 Pentium II", UARCH_P6, UNK)
|
CHECK_UARCH(arch, 0, 6, 0, 6, NA, "P6 (Dixon)", UARCH_P6_PENTIUM_II, UNK) // http://instlatx64.atw.hu.
|
||||||
CHECK_UARCH(arch, 0, 6, 0, 7, NA, "P6 Pentium III", UARCH_P6, 250)
|
CHECK_UARCH(arch, 0, 6, 0, 7, NA, "P6 (Katmai)", UARCH_P6_PENTIUM_III, 250) // Core names from: https://en.wikichip.org/wiki/intel/cpuid. NOTE: Xeon core names are different! https://www.techpowerup.com/cpu-specs/?generation=Intel+Pentium+III+Xeon
|
||||||
CHECK_UARCH(arch, 0, 6, 0, 8, NA, "P6 Pentium III", UARCH_P6, 180)
|
CHECK_UARCH(arch, 0, 6, 0, 8, NA, "P6 (Coppermine)", UARCH_P6_PENTIUM_III, 180) // Also: https://en.wikipedia.org/wiki/Pentium_III
|
||||||
CHECK_UARCH(arch, 0, 6, 0, 9, NA, "P6 Pentium M", UARCH_P6, 130)
|
CHECK_UARCH(arch, 0, 6, 0, 9, NA, "P6 (Pentium M)", UARCH_P6_PENTIUM_III, 130)
|
||||||
CHECK_UARCH(arch, 0, 6, 0, 10, NA, "P6 Pentium III", UARCH_P6, 180)
|
CHECK_UARCH(arch, 0, 6, 0, 10, NA, "P6 (Coppermine T)", UARCH_P6_PENTIUM_III, 180)
|
||||||
CHECK_UARCH(arch, 0, 6, 0, 11, NA, "P6 Pentium III", UARCH_P6, 130)
|
CHECK_UARCH(arch, 0, 6, 0, 11, NA, "P6 (Tualatin)", UARCH_P6_PENTIUM_III, 130)
|
||||||
CHECK_UARCH(arch, 0, 6, 0, 13, NA, "Dothan", UARCH_DOTHAN, UNK) // process depends on core
|
CHECK_UARCH(arch, 0, 6, 0, 13, NA, "Dothan", UARCH_DOTHAN, UNK) // process depends on core
|
||||||
CHECK_UARCH(arch, 0, 6, 0, 14, NA, "Yonah", UARCH_YONAH, 65)
|
CHECK_UARCH(arch, 0, 6, 0, 14, NA, "Yonah", UARCH_YONAH, 65)
|
||||||
CHECK_UARCH(arch, 0, 6, 0, 15, NA, "Merom", UARCH_MEROM, 65)
|
CHECK_UARCH(arch, 0, 6, 0, 15, NA, "Merom", UARCH_MEROM, 65)
|
||||||
CHECK_UARCH(arch, 0, 6, 1, 5, NA, "Dothan", UARCH_DOTHAN, 90)
|
CHECK_UARCH(arch, 0, 6, 1, 5, NA, "Dothan", UARCH_DOTHAN, 90)
|
||||||
CHECK_UARCH(arch, 0, 6, 1, 6, NA, "Merom", UARCH_MEROM, 65)
|
CHECK_UARCH(arch, 0, 6, 1, 6, NA, "Merom", UARCH_MEROM, 65)
|
||||||
CHECK_UARCH(arch, 0, 6, 1, 7, NA, "Penryn", UARCH_PENYR, 45)
|
CHECK_UARCH(arch, 0, 6, 1, 7, NA, "Penryn", UARCH_PENYR, 45)
|
||||||
CHECK_UARCH(arch, 0, 6, 1, 10, NA, "Nehalem", UARCH_NEHALEM, 45)
|
CHECK_UARCH(arch, 0, 6, 1, 10, NA, "Nehalem", UARCH_NEHALEM, 45)
|
||||||
CHECK_UARCH(arch, 0, 6, 1, 12, NA, "Bonnell", UARCH_BONNELL, 45)
|
CHECK_UARCH(arch, 0, 6, 1, 12, NA, "Bonnell", UARCH_BONNELL, 45)
|
||||||
CHECK_UARCH(arch, 0, 6, 1, 13, NA, "Penryn", UARCH_PENYR, 45)
|
CHECK_UARCH(arch, 0, 6, 1, 13, NA, "Penryn", UARCH_PENYR, 45)
|
||||||
CHECK_UARCH(arch, 0, 6, 1, 14, NA, "Nehalem", UARCH_NEHALEM, 45)
|
CHECK_UARCH(arch, 0, 6, 1, 14, NA, "Nehalem", UARCH_NEHALEM, 45)
|
||||||
CHECK_UARCH(arch, 0, 6, 1, 15, NA, "Nehalem", UARCH_NEHALEM, 45)
|
CHECK_UARCH(arch, 0, 6, 1, 15, NA, "Nehalem", UARCH_NEHALEM, 45)
|
||||||
CHECK_UARCH(arch, 0, 6, 2, 5, NA, "Westmere", UARCH_WESTMERE, 32)
|
CHECK_UARCH(arch, 0, 6, 2, 5, NA, "Westmere", UARCH_WESTMERE, 32)
|
||||||
CHECK_UARCH(arch, 0, 6, 2 , 6, NA, "Bonnell", UARCH_BONNELL, 45)
|
CHECK_UARCH(arch, 0, 6, 2 , 6, NA, "Bonnell", UARCH_BONNELL, 45)
|
||||||
CHECK_UARCH(arch, 0, 6, 2, 7, NA, "Saltwell", UARCH_SALTWELL, 32)
|
CHECK_UARCH(arch, 0, 6, 2, 7, NA, "Saltwell", UARCH_SALTWELL, 32)
|
||||||
CHECK_UARCH(arch, 0, 6, 2, 10, NA, "Sandy Bridge", UARCH_SANDY_BRIDGE, 32)
|
CHECK_UARCH(arch, 0, 6, 2, 10, NA, "Sandy Bridge", UARCH_SANDY_BRIDGE, 32)
|
||||||
CHECK_UARCH(arch, 0, 6, 2, 12, NA, "Westmere", UARCH_WESTMERE, 32)
|
CHECK_UARCH(arch, 0, 6, 2, 12, NA, "Westmere", UARCH_WESTMERE, 32)
|
||||||
CHECK_UARCH(arch, 0, 6, 2, 13, NA, "Sandy Bridge", UARCH_SANDY_BRIDGE, 32)
|
CHECK_UARCH(arch, 0, 6, 2, 13, NA, "Sandy Bridge", UARCH_SANDY_BRIDGE, 32)
|
||||||
CHECK_UARCH(arch, 0, 6, 2, 14, NA, "Nehalem", UARCH_NEHALEM, 45)
|
CHECK_UARCH(arch, 0, 6, 2, 14, NA, "Nehalem", UARCH_NEHALEM, 45)
|
||||||
CHECK_UARCH(arch, 0, 6, 2, 15, NA, "Westmere", UARCH_WESTMERE, 32)
|
CHECK_UARCH(arch, 0, 6, 2, 15, NA, "Westmere", UARCH_WESTMERE, 32)
|
||||||
CHECK_UARCH(arch, 0, 6, 3, 5, NA, "Saltwell", UARCH_SALTWELL, 14)
|
CHECK_UARCH(arch, 0, 6, 3, 5, NA, "Saltwell", UARCH_SALTWELL, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 3, 6, NA, "Saltwell", UARCH_SALTWELL, 32)
|
CHECK_UARCH(arch, 0, 6, 3, 6, NA, "Saltwell", UARCH_SALTWELL, 32)
|
||||||
CHECK_UARCH(arch, 0, 6, 3, 7, NA, "Silvermont", UARCH_SILVERMONT, 22)
|
CHECK_UARCH(arch, 0, 6, 3, 7, NA, "Silvermont", UARCH_SILVERMONT, 22)
|
||||||
CHECK_UARCH(arch, 0, 6, 3, 10, NA, "Ivy Bridge", UARCH_IVY_BRIDGE, 22)
|
CHECK_UARCH(arch, 0, 6, 3, 10, NA, "Ivy Bridge", UARCH_IVY_BRIDGE, 22)
|
||||||
CHECK_UARCH(arch, 0, 6, 3, 12, NA, "Haswell", UARCH_HASWELL, 22)
|
CHECK_UARCH(arch, 0, 6, 3, 12, NA, "Haswell", UARCH_HASWELL, 22)
|
||||||
CHECK_UARCH(arch, 0, 6, 3, 13, NA, "Broadwell", UARCH_BROADWELL, 14)
|
CHECK_UARCH(arch, 0, 6, 3, 13, NA, "Broadwell", UARCH_BROADWELL, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 3, 14, NA, "Ivy Bridge", UARCH_IVY_BRIDGE, 22)
|
CHECK_UARCH(arch, 0, 6, 3, 14, NA, "Ivy Bridge", UARCH_IVY_BRIDGE, 22)
|
||||||
CHECK_UARCH(arch, 0, 6, 3, 15, NA, "Haswell", UARCH_HASWELL, 22)
|
CHECK_UARCH(arch, 0, 6, 3, 15, NA, "Haswell", UARCH_HASWELL, 22)
|
||||||
CHECK_UARCH(arch, 0, 6, 4, 5, NA, "Haswell", UARCH_HASWELL, 22)
|
CHECK_UARCH(arch, 0, 6, 4, 5, NA, "Haswell", UARCH_HASWELL, 22)
|
||||||
CHECK_UARCH(arch, 0, 6, 4, 6, NA, "Haswell", UARCH_HASWELL, 22)
|
CHECK_UARCH(arch, 0, 6, 4, 6, NA, "Haswell", UARCH_HASWELL, 22)
|
||||||
CHECK_UARCH(arch, 0, 6, 4, 7, NA, "Broadwell", UARCH_BROADWELL, 14)
|
CHECK_UARCH(arch, 0, 6, 4, 7, NA, "Broadwell", UARCH_BROADWELL, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 4, 10, NA, "Silvermont", UARCH_SILVERMONT, 22) // no docs, but /proc/cpuinfo seen in wild
|
CHECK_UARCH(arch, 0, 6, 4, 10, NA, "Silvermont", UARCH_SILVERMONT, 22) // no docs, but /proc/cpuinfo seen in wild
|
||||||
CHECK_UARCH(arch, 0, 6, 4, 12, NA, "Airmont", UARCH_AIRMONT, 14)
|
CHECK_UARCH(arch, 0, 6, 4, 12, NA, "Airmont", UARCH_AIRMONT, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 4, 13, NA, "Silvermont", UARCH_SILVERMONT, 22)
|
CHECK_UARCH(arch, 0, 6, 4, 13, NA, "Silvermont", UARCH_SILVERMONT, 22)
|
||||||
CHECK_UARCH(arch, 0, 6, 4, 14, 8, "Kaby Lake", UARCH_KABY_LAKE, 14)
|
CHECK_UARCH(arch, 0, 6, 4, 14, 8, "Kaby Lake", UARCH_KABY_LAKE, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 4, 14, NA, "Skylake", UARCH_SKYLAKE, 14)
|
CHECK_UARCH(arch, 0, 6, 4, 14, NA, "Skylake", UARCH_SKYLAKE, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 4, 15, NA, "Broadwell", UARCH_BROADWELL, 14)
|
CHECK_UARCH(arch, 0, 6, 4, 15, NA, "Broadwell", UARCH_BROADWELL, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 5, 5, 6, "Cascade Lake", UARCH_CASCADE_LAKE, 14) // no docs, but example from Greg Stewart
|
CHECK_UARCH(arch, 0, 6, 5, 5, 6, "Cascade Lake", UARCH_CASCADE_LAKE, 14) // no docs, but example from Greg Stewart
|
||||||
CHECK_UARCH(arch, 0, 6, 5, 5, 7, "Cascade Lake", UARCH_CASCADE_LAKE, 14)
|
CHECK_UARCH(arch, 0, 6, 5, 5, 7, "Cascade Lake", UARCH_CASCADE_LAKE, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 5, 5, 10, "Cooper Lake", UARCH_COOPER_LAKE, 14)
|
CHECK_UARCH(arch, 0, 6, 5, 5, 10, "Cooper Lake", UARCH_COOPER_LAKE, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 5, 5, NA, "Skylake", UARCH_SKYLAKE, 14)
|
CHECK_UARCH(arch, 0, 6, 5, 5, NA, "Skylake", UARCH_SKYLAKE, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 5, 6, NA, "Broadwell", UARCH_BROADWELL, 14)
|
CHECK_UARCH(arch, 0, 6, 5, 6, NA, "Broadwell", UARCH_BROADWELL, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 5, 7, NA, "Knights Landing", UARCH_KNIGHTS_LANDING, 14)
|
CHECK_UARCH(arch, 0, 6, 5, 7, NA, "Knights Landing", UARCH_KNIGHTS_LANDING, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 5, 10, NA, "Silvermont", UARCH_SILVERMONT, 22) // no spec update; only MSR_CPUID_table* so far
|
CHECK_UARCH(arch, 0, 6, 5, 10, NA, "Silvermont", UARCH_SILVERMONT, 22) // no spec update; only MSR_CPUID_table* so far
|
||||||
CHECK_UARCH(arch, 0, 6, 5, 12, NA, "Goldmont", UARCH_GOLDMONT, 14)
|
CHECK_UARCH(arch, 0, 6, 5, 12, NA, "Goldmont", UARCH_GOLDMONT, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 5, 13, NA, "Silvermont", UARCH_SILVERMONT, 22) // no spec update; only MSR_CPUID_table* so far
|
CHECK_UARCH(arch, 0, 6, 5, 13, NA, "Silvermont", UARCH_SILVERMONT, 22) // no spec update; only MSR_CPUID_table* so far
|
||||||
CHECK_UARCH(arch, 0, 6, 5, 14, 8, "Kaby Lake", UARCH_KABY_LAKE, 14)
|
CHECK_UARCH(arch, 0, 6, 5, 14, 8, "Kaby Lake", UARCH_KABY_LAKE, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 5, 14, NA, "Skylake", UARCH_SKYLAKE, 14)
|
CHECK_UARCH(arch, 0, 6, 5, 14, NA, "Skylake", UARCH_SKYLAKE, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 5, 15, NA, "Goldmont", UARCH_GOLDMONT, 14)
|
CHECK_UARCH(arch, 0, 6, 5, 15, NA, "Goldmont", UARCH_GOLDMONT, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 6, 6, NA, "Palm Cove", UARCH_PALM_COVE, 10) // no spec update; only MSR_CPUID_table* so far
|
CHECK_UARCH(arch, 0, 6, 6, 6, NA, "Palm Cove", UARCH_PALM_COVE, 10) // no spec update; only MSR_CPUID_table* so far
|
||||||
CHECK_UARCH(arch, 0, 6, 6, 10, NA, "Sunny Cove", UARCH_SUNNY_COVE, 10) // no spec update; only MSR_CPUID_table* so far
|
CHECK_UARCH(arch, 0, 6, 6, 10, NA, "Sunny Cove", UARCH_SUNNY_COVE, 10) // no spec update; only MSR_CPUID_table* so far
|
||||||
CHECK_UARCH(arch, 0, 6, 6, 12, NA, "Sunny Cove", UARCH_SUNNY_COVE, 10) // no spec update; only MSR_CPUID_table* so far
|
CHECK_UARCH(arch, 0, 6, 6, 12, NA, "Sunny Cove", UARCH_SUNNY_COVE, 10) // no spec update; only MSR_CPUID_table* so far
|
||||||
CHECK_UARCH(arch, 0, 6, 7, 5, NA, "Airmont", UARCH_AIRMONT, 14) // no spec update; whispers & rumors
|
CHECK_UARCH(arch, 0, 6, 7, 5, NA, "Airmont", UARCH_AIRMONT, 14) // no spec update; whispers & rumors
|
||||||
CHECK_UARCH(arch, 0, 6, 7, 10, NA, "Goldmont Plus", UARCH_GOLDMONT_PLUS, 14)
|
CHECK_UARCH(arch, 0, 6, 7, 10, NA, "Goldmont Plus", UARCH_GOLDMONT_PLUS, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 7, 13, NA, "Sunny Cove", UARCH_SUNNY_COVE, 10) // no spec update; only MSR_CPUID_table* so far
|
CHECK_UARCH(arch, 0, 6, 7, 13, NA, "Sunny Cove", UARCH_SUNNY_COVE, 10) // no spec update; only MSR_CPUID_table* so far
|
||||||
CHECK_UARCH(arch, 0, 6, 7, 14, NA, "Ice Lake", UARCH_ICE_LAKE, 10)
|
CHECK_UARCH(arch, 0, 6, 7, 14, NA, "Ice Lake", UARCH_ICE_LAKE, 10)
|
||||||
CHECK_UARCH(arch, 0, 6, 8, 5, NA, "Knights Mill", UARCH_KNIGHTS_MILL, 14) // no spec update; only MSR_CPUID_table* so far
|
CHECK_UARCH(arch, 0, 6, 8, 5, NA, "Knights Mill", UARCH_KNIGHTS_MILL, 14) // no spec update; only MSR_CPUID_table* so far
|
||||||
CHECK_UARCH(arch, 0, 6, 8, 6, NA, "Tremont", UARCH_TREMONT, 10) // LX*
|
CHECK_UARCH(arch, 0, 6, 8, 6, NA, "Tremont", UARCH_TREMONT, 10) // LX*
|
||||||
CHECK_UARCH(arch, 0, 6, 8, 10, NA, "Tremont", UARCH_TREMONT, 10) // no spec update; only geekbench.com example
|
CHECK_UARCH(arch, 0, 6, 8, 10, NA, "Tremont", UARCH_TREMONT, 10) // no spec update; only geekbench.com example
|
||||||
CHECK_UARCH(arch, 0, 6, 8, 12, NA, "Tiger Lake", UARCH_TIGER_LAKE, 10) // instlatx64
|
CHECK_UARCH(arch, 0, 6, 8, 12, NA, "Tiger Lake", UARCH_TIGER_LAKE, 10) // instlatx64
|
||||||
CHECK_UARCH(arch, 0, 6, 8, 13, NA, "Tiger Lake", UARCH_TIGER_LAKE, 10) // instlatx64
|
CHECK_UARCH(arch, 0, 6, 8, 13, NA, "Tiger Lake", UARCH_TIGER_LAKE, 10) // instlatx64
|
||||||
// CHECK_UARCH(arch, 0, 6, 8, 14, 9, ...) It is not possible to determine uarch only from CPUID dump (can be Kaby Lake or Amber Lake)
|
// CHECK_UARCH(arch, 0, 6, 8, 14, 9, ...) It is not possible to determine uarch only from CPUID dump (can be Kaby Lake or Amber Lake)
|
||||||
// CHECK_UARCH(arch, 0, 6, 8, 14, 10, ...) It is not possible to determine uarch only from CPUID dump (can be Kaby Lake R or Coffee Lake U)
|
// CHECK_UARCH(arch, 0, 6, 8, 14, 10, ...) It is not possible to determine uarch only from CPUID dump (can be Kaby Lake R or Coffee Lake U)
|
||||||
CHECK_UARCH(arch, 0, 6, 8, 14, 11, "Whiskey Lake", UARCH_WHISKEY_LAKE, 14) // wikichip
|
CHECK_UARCH(arch, 0, 6, 8, 14, 11, "Whiskey Lake", UARCH_WHISKEY_LAKE, 14) // wikichip
|
||||||
CHECK_UARCH(arch, 0, 6, 8, 14, 12, "Comet Lake", UARCH_COMET_LAKE, 14) // wikichip
|
CHECK_UARCH(arch, 0, 6, 8, 14, 12, "Comet Lake", UARCH_COMET_LAKE, 14) // wikichip
|
||||||
CHECK_UARCH(arch, 0, 6, 9, 6, NA, "Tremont", UARCH_TREMONT, 10) // LX*
|
CHECK_UARCH(arch, 0, 6, 9, 6, NA, "Tremont", UARCH_TREMONT, 10) // LX*
|
||||||
CHECK_UARCH(arch, 0, 6, 9, 7, NA, "Alder Lake", UARCH_ALDER_LAKE, 10) // instlatx64 (Alder Lake-S)
|
CHECK_UARCH(arch, 0, 6, 9, 7, NA, "Alder Lake", UARCH_ALDER_LAKE, 10) // instlatx64 (Alder Lake-S)
|
||||||
CHECK_UARCH(arch, 0, 6, 9, 10, NA, "Alder Lake", UARCH_ALDER_LAKE, 10) // instlatx64 (Alder Lake-P)
|
CHECK_UARCH(arch, 0, 6, 9, 10, NA, "Alder Lake", UARCH_ALDER_LAKE, 10) // instlatx64 (Alder Lake-P)
|
||||||
CHECK_UARCH(arch, 0, 6, 9, 12, NA, "Tremont", UARCH_TREMONT, 10) // LX*
|
CHECK_UARCH(arch, 0, 6, 9, 12, NA, "Tremont", UARCH_TREMONT, 10) // LX*
|
||||||
CHECK_UARCH(arch, 0, 6, 9, 13, NA, "Sunny Cove", UARCH_SUNNY_COVE, 10) // LX*
|
CHECK_UARCH(arch, 0, 6, 9, 13, NA, "Sunny Cove", UARCH_SUNNY_COVE, 10) // LX*
|
||||||
CHECK_UARCH(arch, 0, 6, 9, 14, 9, "Kaby Lake", UARCH_KABY_LAKE, 14)
|
CHECK_UARCH(arch, 0, 6, 9, 14, 9, "Kaby Lake", UARCH_KABY_LAKE, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 9, 14, 10, "Coffee Lake", UARCH_COFFEE_LAKE, 14)
|
CHECK_UARCH(arch, 0, 6, 9, 14, 10, "Coffee Lake", UARCH_COFFEE_LAKE, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 9, 14, 11, "Coffee Lake", UARCH_COFFEE_LAKE, 14)
|
CHECK_UARCH(arch, 0, 6, 9, 14, 11, "Coffee Lake", UARCH_COFFEE_LAKE, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 9, 14, 12, "Coffee Lake", UARCH_COFFEE_LAKE, 14)
|
CHECK_UARCH(arch, 0, 6, 9, 14, 12, "Coffee Lake", UARCH_COFFEE_LAKE, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 9, 14, 13, "Coffee Lake", UARCH_COFFEE_LAKE, 14)
|
CHECK_UARCH(arch, 0, 6, 9, 14, 13, "Coffee Lake", UARCH_COFFEE_LAKE, 14)
|
||||||
CHECK_UARCH(arch, 0, 6, 10, 5, NA, "Comet Lake", UARCH_COMET_LAKE, 14) // wikichip
|
CHECK_UARCH(arch, 0, 6, 10, 5, NA, "Comet Lake", UARCH_COMET_LAKE, 14) // wikichip
|
||||||
CHECK_UARCH(arch, 0, 6, 10, 6, NA, "Comet Lake", UARCH_COMET_LAKE, 14) // instlatx64.atw.hu (i7-10710U)
|
CHECK_UARCH(arch, 0, 6, 10, 6, NA, "Comet Lake", UARCH_COMET_LAKE, 14) // instlatx64.atw.hu (i7-10710U)
|
||||||
CHECK_UARCH(arch, 0, 6, 10, 7, NA, "Rocket Lake", UARCH_ROCKET_LAKE, 14) // instlatx64.atw.hu (i7-11700K)
|
CHECK_UARCH(arch, 0, 6, 10, 7, NA, "Rocket Lake", UARCH_ROCKET_LAKE, 14) // instlatx64.atw.hu (i7-11700K)
|
||||||
CHECK_UARCH(arch, 0, 6, 11, 7, NA, "Raptor Lake", UARCH_RAPTOR_LAKE, 10) // instlatx64.atw.hu (i5-13600K)
|
CHECK_UARCH(arch, 0, 6, 11, 7, NA, "Raptor Lake", UARCH_RAPTOR_LAKE, 10) // instlatx64.atw.hu (i5-13600K)
|
||||||
CHECK_UARCH(arch, 0, 6, 11, 10, NA, "Raptor Lake", UARCH_RAPTOR_LAKE, 10) // instlatx64.atw.hu (i7-1370P)
|
CHECK_UARCH(arch, 0, 6, 11, 10, NA, "Raptor Lake", UARCH_RAPTOR_LAKE, 10) // instlatx64.atw.hu (i7-1370P)
|
||||||
CHECK_UARCH(arch, 0, 6, 11, 14, NA, "Alder Lake", UARCH_ALDER_LAKE, 10) // instlatx64.atw.hu (Alder Lake-N)
|
CHECK_UARCH(arch, 0, 6, 11, 14, NA, "Alder Lake", UARCH_ALDER_LAKE, 10) // instlatx64.atw.hu (Alder Lake-N)
|
||||||
CHECK_UARCH(arch, 0, 6, 11, 15, NA, "Raptor Lake", UARCH_RAPTOR_LAKE, 10) // instlatx64.atw.hu (i5-13500)
|
CHECK_UARCH(arch, 0, 6, 11, 15, NA, "Raptor Lake", UARCH_RAPTOR_LAKE, 10) // instlatx64.atw.hu (i5-13500)
|
||||||
CHECK_UARCH(arch, 0, 11, 0, 0, NA, "Knights Ferry", UARCH_KNIGHTS_FERRY, 45) // found only on en.wikichip.org
|
CHECK_UARCH(arch, 0, 11, 0, 0, NA, "Knights Ferry", UARCH_KNIGHTS_FERRY, 45) // found only on en.wikichip.org
|
||||||
CHECK_UARCH(arch, 0, 11, 0, 1, NA, "Knights Corner", UARCH_KNIGHTS_CORNER, 22)
|
CHECK_UARCH(arch, 0, 11, 0, 1, NA, "Knights Corner", UARCH_KNIGHTS_CORNER, 22)
|
||||||
CHECK_UARCH(arch, 0, 15, 0, 0, NA, "Willamette", UARCH_WILLAMETTE, 180)
|
CHECK_UARCH(arch, 0, 15, 0, 0, NA, "Willamette", UARCH_WILLAMETTE, 180)
|
||||||
CHECK_UARCH(arch, 0, 15, 0, 1, NA, "Willamette", UARCH_WILLAMETTE, 180)
|
CHECK_UARCH(arch, 0, 15, 0, 1, NA, "Willamette", UARCH_WILLAMETTE, 180)
|
||||||
CHECK_UARCH(arch, 0, 15, 0, 2, NA, "Northwood", UARCH_NORTHWOOD, 130)
|
CHECK_UARCH(arch, 0, 15, 0, 2, NA, "Northwood", UARCH_NORTHWOOD, 130)
|
||||||
CHECK_UARCH(arch, 0, 15, 0, 3, NA, "Prescott", UARCH_PRESCOTT, 90)
|
CHECK_UARCH(arch, 0, 15, 0, 3, NA, "Prescott", UARCH_PRESCOTT, 90)
|
||||||
CHECK_UARCH(arch, 0, 15, 0, 4, NA, "Prescott", UARCH_PRESCOTT, 90)
|
CHECK_UARCH(arch, 0, 15, 0, 4, NA, "Prescott", UARCH_PRESCOTT, 90)
|
||||||
CHECK_UARCH(arch, 0, 15, 0, 6, NA, "Cedar Mill", UARCH_CEDAR_MILL, 65)
|
CHECK_UARCH(arch, 0, 15, 0, 6, NA, "Cedar Mill", UARCH_CEDAR_MILL, 65)
|
||||||
CHECK_UARCH(arch, 1, 15, 0, 0, NA, "Itanium2", UARCH_ITANIUM2, 180)
|
CHECK_UARCH(arch, 1, 15, 0, 0, NA, "Itanium2", UARCH_ITANIUM2, 180)
|
||||||
CHECK_UARCH(arch, 1, 15, 0, 1, NA, "Itanium2", UARCH_ITANIUM2, 130)
|
CHECK_UARCH(arch, 1, 15, 0, 1, NA, "Itanium2", UARCH_ITANIUM2, 130)
|
||||||
CHECK_UARCH(arch, 1, 15, 0, 2, NA, "Itanium2", UARCH_ITANIUM2, 130)
|
CHECK_UARCH(arch, 1, 15, 0, 2, NA, "Itanium2", UARCH_ITANIUM2, 130)
|
||||||
UARCH_END
|
UARCH_END
|
||||||
return arch;
|
return arch;
|
||||||
}
|
}
|
||||||
@@ -381,6 +382,7 @@ struct uarch* get_uarch_from_cpuid_amd(uint32_t ef, uint32_t f, uint32_t em, uin
|
|||||||
CHECK_UARCH(arch, 10, 15, 5, 0, NA, "Zen 3", UARCH_ZEN3, 7) // instlatx64
|
CHECK_UARCH(arch, 10, 15, 5, 0, NA, "Zen 3", UARCH_ZEN3, 7) // instlatx64
|
||||||
CHECK_UARCH(arch, 10, 15, 6, 1, 2, "Zen 4", UARCH_ZEN4, 5) // instlatx64
|
CHECK_UARCH(arch, 10, 15, 6, 1, 2, "Zen 4", UARCH_ZEN4, 5) // instlatx64
|
||||||
CHECK_UARCH(arch, 10, 15, 7, 4, 1, "Zen 4", UARCH_ZEN4, 4) // instlatx64
|
CHECK_UARCH(arch, 10, 15, 7, 4, 1, "Zen 4", UARCH_ZEN4, 4) // instlatx64
|
||||||
|
CHECK_UARCH(arch, 10, 15, 7, 5, 2, "Zen 4", UARCH_ZEN4, 4) // instlatx64
|
||||||
CHECK_UARCH(arch, 10, 15, 7, 8, 0, "Zen 4", UARCH_ZEN4, 4) // instlatx64
|
CHECK_UARCH(arch, 10, 15, 7, 8, 0, "Zen 4", UARCH_ZEN4, 4) // instlatx64
|
||||||
CHECK_UARCH(arch, 10, 15, 8, NA, NA, "Zen 4", UARCH_ZEN4, 5) // instlatx64 (AMD MI300C)
|
CHECK_UARCH(arch, 10, 15, 8, NA, NA, "Zen 4", UARCH_ZEN4, 5) // instlatx64 (AMD MI300C)
|
||||||
CHECK_UARCH(arch, 10, 15, 9, NA, NA, "Zen 4", UARCH_ZEN4, 5) // instlatx64 (AMD MI300A)
|
CHECK_UARCH(arch, 10, 15, 9, NA, NA, "Zen 4", UARCH_ZEN4, 5) // instlatx64 (AMD MI300A)
|
||||||
@@ -390,13 +392,37 @@ struct uarch* get_uarch_from_cpuid_amd(uint32_t ef, uint32_t f, uint32_t em, uin
|
|||||||
return arch;
|
return arch;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
struct uarch* get_uarch_from_cpuid_hygon(uint32_t ef, uint32_t f, uint32_t em, uint32_t m, int s) {
|
||||||
|
struct uarch* arch = emalloc(sizeof(struct uarch));
|
||||||
|
|
||||||
|
// EF: Extended Family //
|
||||||
|
// F: Family //
|
||||||
|
// EM: Extended Model //
|
||||||
|
// M: Model //
|
||||||
|
// S: Stepping //
|
||||||
|
// ----------------------------------------------------------------------------- //
|
||||||
|
// EF F EM M S //
|
||||||
|
UARCH_START
|
||||||
|
// https://www.phoronix.com/news/Hygon-Dhyana-AMD-China-CPUs
|
||||||
|
CHECK_UARCH(arch, 9, 15, 0, 1, NA, "Zen", UARCH_ZEN, UNK) // https://github.com/Dr-Noob/cpufetch/issues/244
|
||||||
|
// CHECK_UARCH(arch, 9, 15, 0, 2, NA, "???", ?????????, UNK) // http://instlatx64.atw.hu/
|
||||||
|
UARCH_END
|
||||||
|
|
||||||
|
return arch;
|
||||||
|
}
|
||||||
|
|
||||||
struct uarch* get_uarch_from_cpuid(struct cpuInfo* cpu, uint32_t dump, uint32_t ef, uint32_t f, uint32_t em, uint32_t m, int s) {
|
struct uarch* get_uarch_from_cpuid(struct cpuInfo* cpu, uint32_t dump, uint32_t ef, uint32_t f, uint32_t em, uint32_t m, int s) {
|
||||||
if(cpu->cpu_vendor == CPU_VENDOR_INTEL) {
|
if(cpu->cpu_vendor == CPU_VENDOR_INTEL) {
|
||||||
|
struct uarch* arch = emalloc(sizeof(struct uarch));
|
||||||
if(dump == 0x000806E9) {
|
if(dump == 0x000806E9) {
|
||||||
|
if (cpu->cpu_name == NULL) {
|
||||||
|
printErr("Unable to find uarch without CPU name");
|
||||||
|
fill_uarch(arch, STRING_UNKNOWN, UARCH_UNKNOWN, UNK);
|
||||||
|
return arch;
|
||||||
|
}
|
||||||
|
|
||||||
// It is not possible to determine uarch only from CPUID dump (can be Kaby Lake or Amber Lake)
|
// It is not possible to determine uarch only from CPUID dump (can be Kaby Lake or Amber Lake)
|
||||||
// See issue https://github.com/Dr-Noob/cpufetch/issues/122
|
// See issue https://github.com/Dr-Noob/cpufetch/issues/122
|
||||||
struct uarch* arch = emalloc(sizeof(struct uarch));
|
|
||||||
|
|
||||||
if(strstr(cpu->cpu_name, "Y") != NULL) {
|
if(strstr(cpu->cpu_name, "Y") != NULL) {
|
||||||
fill_uarch(arch, "Amber Lake", UARCH_AMBER_LAKE, 14);
|
fill_uarch(arch, "Amber Lake", UARCH_AMBER_LAKE, 14);
|
||||||
}
|
}
|
||||||
@@ -407,10 +433,14 @@ struct uarch* get_uarch_from_cpuid(struct cpuInfo* cpu, uint32_t dump, uint32_t
|
|||||||
return arch;
|
return arch;
|
||||||
}
|
}
|
||||||
else if (dump == 0x000806EA) {
|
else if (dump == 0x000806EA) {
|
||||||
|
if (cpu->cpu_name == NULL) {
|
||||||
|
printErr("Unable to find uarch without CPU name");
|
||||||
|
fill_uarch(arch, STRING_UNKNOWN, UARCH_UNKNOWN, UNK);
|
||||||
|
return arch;
|
||||||
|
}
|
||||||
|
|
||||||
// It is not possible to determine uarch only from CPUID dump (can be Kaby Lake R or Coffee Lake U)
|
// It is not possible to determine uarch only from CPUID dump (can be Kaby Lake R or Coffee Lake U)
|
||||||
// See issue https://github.com/Dr-Noob/cpufetch/issues/149
|
// See issue https://github.com/Dr-Noob/cpufetch/issues/149
|
||||||
struct uarch* arch = emalloc(sizeof(struct uarch));
|
|
||||||
|
|
||||||
if(strstr(cpu->cpu_name, "i5-8250U") != NULL ||
|
if(strstr(cpu->cpu_name, "i5-8250U") != NULL ||
|
||||||
strstr(cpu->cpu_name, "i5-8350U") != NULL ||
|
strstr(cpu->cpu_name, "i5-8350U") != NULL ||
|
||||||
strstr(cpu->cpu_name, "i7-8550U") != NULL ||
|
strstr(cpu->cpu_name, "i7-8550U") != NULL ||
|
||||||
@@ -425,8 +455,51 @@ struct uarch* get_uarch_from_cpuid(struct cpuInfo* cpu, uint32_t dump, uint32_t
|
|||||||
}
|
}
|
||||||
return get_uarch_from_cpuid_intel(ef, f, em, m, s);
|
return get_uarch_from_cpuid_intel(ef, f, em, m, s);
|
||||||
}
|
}
|
||||||
else
|
else if(cpu->cpu_vendor == CPU_VENDOR_AMD) {
|
||||||
return get_uarch_from_cpuid_amd(ef, f, em, m, s);
|
return get_uarch_from_cpuid_amd(ef, f, em, m, s);
|
||||||
|
}
|
||||||
|
else if(cpu->cpu_vendor == CPU_VENDOR_HYGON) {
|
||||||
|
return get_uarch_from_cpuid_hygon(ef, f, em, m, s);
|
||||||
|
}
|
||||||
|
else {
|
||||||
|
printBug("Invalid CPU vendor: %d", cpu->cpu_vendor);
|
||||||
|
return NULL;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
// If we cannot get the CPU name from CPUID, try to infer it from uarch
|
||||||
|
char* infer_cpu_name_from_uarch(struct uarch* arch) {
|
||||||
|
char* cpu_name = NULL;
|
||||||
|
if (arch == NULL) {
|
||||||
|
printErr("infer_cpu_name_from_uarch: Unable to find CPU name");
|
||||||
|
cpu_name = ecalloc(strlen(STRING_UNKNOWN) + 1, sizeof(char));
|
||||||
|
strcpy(cpu_name, STRING_UNKNOWN);
|
||||||
|
return cpu_name;
|
||||||
|
}
|
||||||
|
|
||||||
|
char *str = NULL;
|
||||||
|
|
||||||
|
if (arch->uarch == UARCH_P5)
|
||||||
|
str = "Intel Pentium";
|
||||||
|
else if (arch->uarch == UARCH_P5_MMX)
|
||||||
|
str = "Intel Pentium MMX";
|
||||||
|
else if (arch->uarch == UARCH_P6_PENTIUM_II)
|
||||||
|
str = "Intel Pentium II";
|
||||||
|
else if (arch->uarch == UARCH_P6_PENTIUM_III)
|
||||||
|
str = "Intel Pentium III";
|
||||||
|
else
|
||||||
|
printErr("Unable to find name from uarch: %d", arch->uarch);
|
||||||
|
|
||||||
|
if (str == NULL) {
|
||||||
|
cpu_name = ecalloc(strlen(STRING_UNKNOWN) + 1, sizeof(char));
|
||||||
|
strcpy(cpu_name, STRING_UNKNOWN);
|
||||||
|
}
|
||||||
|
else {
|
||||||
|
cpu_name = ecalloc(strlen(str) + 1, sizeof(char));
|
||||||
|
strcpy(cpu_name, str);
|
||||||
|
}
|
||||||
|
|
||||||
|
return cpu_name;
|
||||||
}
|
}
|
||||||
|
|
||||||
bool vpus_are_AVX512(struct cpuInfo* cpu) {
|
bool vpus_are_AVX512(struct cpuInfo* cpu) {
|
||||||
@@ -499,9 +572,6 @@ char* get_str_process(struct cpuInfo* cpu) {
|
|||||||
if(process == UNK) {
|
if(process == UNK) {
|
||||||
snprintf(str, strlen(STRING_UNKNOWN)+1, STRING_UNKNOWN);
|
snprintf(str, strlen(STRING_UNKNOWN)+1, STRING_UNKNOWN);
|
||||||
}
|
}
|
||||||
else if(process > 100) {
|
|
||||||
sprintf(str, "%.2fum", (double)process/100);
|
|
||||||
}
|
|
||||||
else if(process > 0){
|
else if(process > 0){
|
||||||
sprintf(str, "%dnm", process);
|
sprintf(str, "%dnm", process);
|
||||||
}
|
}
|
||||||
|
|||||||
@@ -8,6 +8,7 @@
|
|||||||
struct uarch;
|
struct uarch;
|
||||||
|
|
||||||
struct uarch* get_uarch_from_cpuid(struct cpuInfo* cpu, uint32_t dump, uint32_t ef, uint32_t f, uint32_t em, uint32_t m, int s);
|
struct uarch* get_uarch_from_cpuid(struct cpuInfo* cpu, uint32_t dump, uint32_t ef, uint32_t f, uint32_t em, uint32_t m, int s);
|
||||||
|
char* infer_cpu_name_from_uarch(struct uarch* arch);
|
||||||
bool vpus_are_AVX512(struct cpuInfo* cpu);
|
bool vpus_are_AVX512(struct cpuInfo* cpu);
|
||||||
bool is_knights_landing(struct cpuInfo* cpu);
|
bool is_knights_landing(struct cpuInfo* cpu);
|
||||||
int get_number_of_vpus(struct cpuInfo* cpu);
|
int get_number_of_vpus(struct cpuInfo* cpu);
|
||||||
|
|||||||
Reference in New Issue
Block a user